

# Micropower Ultrasensitive Hall Effect Switch

## **Features and Benefits**

- 1.65 to 3.5 V battery operation
- Low supply current
- High sensitivity, B<sub>OP</sub> typically 30 G (3.0 mT)
- Operation with either north or south pole
- Configurable unipolar or omnipolar magnetic sensing
- Complementary, push-pull outputs
- Chopper stabilized
  - Superior temperature stability
  - Extremely low switchpoint drift
  - Insensitive to physical stress
- Solid state reliability
- Small size

### Package: 6 pin DFN/MLP (suffix EW)



Not to scale

### Description

The A1171 integrated circuit is an ultrasensitive, Hall effect switch with latched digital outputs and either unipolar or omnipolar magnetic actuation. It features operation at low supply currents and voltages, making it ideal for battery-operated electronics. The low operating supply voltage, 1.65 to 3.5 V, and unique clocking algorithm assist in reducing the average operating power consumption. For example, the power requirement is less than  $15 \,\mu$ W with a 2.75 V supply.

Unlike more traditional Hall effect switches, the A1171 allows the user to configure how the device is magnetically actuated. Under default conditions the device activates output switching with either a north or south polarity magnetic field of sufficient strength. The magnetic actuation can be set via an external selection pin to operate in a unipolar mode, switching only on a north or south polarity but not both. Furthermore, the output of the A1171 can be configured to switch either off or on in the absence of any significant magnetic field. Lastly, the A1171 has two push-pull output structures.

This polarity-independence, as well as the minimal power requirements, allows the A1171 to easily replace reed switches,

Continued on the next page...

### **Functional Block Diagram**



### **Description (continued)**

providing superior reliability and ease of manufacturing while eliminating the requirement for signal conditioning.

Improved stability is made possible through dynamic offset cancellation using chopper stabilization, which reduces the residual offset voltage normally caused by device overmolding, temperature dependencies, and thermal stress. This device includes, on a single silicon chip, a Hall-voltage generator, a small-signal amplifier, chopper stabilization, a latch, and a MOSFET output.

The A1171 device offers a magnetically optimized solution, suitable for most applications. Package type EW (0.40 mm maximum height) offers a leadless surface mount solution. It is lead (Pb) free, with NiPdAu leadframe plating.

#### **Selection Guide**

| Part Number                                        | Package                                  | Packing <sup>1</sup>        |  |  |
|----------------------------------------------------|------------------------------------------|-----------------------------|--|--|
| A1171EEWLT-P <sup>2</sup>                          | DFN/MLP 1.5×2 mm; 0.40 mm maximum height | 3000 pieces per 7 inch reel |  |  |
| 10 entert Alle are™ for additional packing entires |                                          |                             |  |  |

<sup>1</sup>Contact Allegro<sup>™</sup> for additional packing options.

<sup>2</sup>Allegro products sold in DFN package types are not intended for automotive applications.

#### **Absolute Maximum Ratings**

| Characteristic                | Symbol                     | Notes   | Rating     | Units |
|-------------------------------|----------------------------|---------|------------|-------|
| Supply Voltage                | V <sub>DD</sub>            |         | 5          | V     |
| Reverse Supply Voltage        | V <sub>RDD</sub>           |         | -0.3       | V     |
| Magnetic Flux Density         | В                          |         | Unlimited  | G     |
| Output Off Voltage            | V <sub>OUTPx</sub>         |         | 5          | V     |
| Reverse Output Voltage        | V <sub>ROUTPx</sub>        |         | -0.3       | V     |
| Output Current                | I <sub>OUTPx(Source)</sub> |         | 1          | mA    |
|                               | I <sub>OUTPx(Sink)</sub>   |         | -1         | mA    |
| Operating Ambient Temperature | T <sub>A</sub>             | Range E | -40 to 85  | °C    |
| Maximum Junction Temperature  | T <sub>J</sub> (max)       |         | 165        | °C    |
| Storage Temperature           | T <sub>stg</sub>           |         | -65 to 170 | °C    |

### **Terminal List Table**

### **Pin-out Diagram**

|        |              |     |                                  | 1   |
|--------|--------------|-----|----------------------------------|-----|
| VOUTPS | ( <u>1</u> ) | /   | $\left\{ \underline{6} \right\}$ | VDD |
| VOUTPN | <u>[2]</u> ; | PAD | $\left( \underline{5} \right)$   | NC  |
| SELECT | ( <u>3</u> ) |     | ( <u>4</u> )                     | GND |

| Name   | Number | Function                                                                                                              |  |
|--------|--------|-----------------------------------------------------------------------------------------------------------------------|--|
| VOUTPS | 1      | Push-pull output (selectable omnipolar activation or unipolar south pole activation)                                  |  |
| VOUTPN | 2      | Push-pull output (selectable inverted omnipolar activation or<br>unipolar north pole activation)                      |  |
| SELECT | 3      | Sets activation mode for VOUTPx outputs; omnipolar output when tied to VDD or floating, unipolar output when grounded |  |
| GND    | 4      | Ground                                                                                                                |  |
| NC     | 5      | No connection                                                                                                         |  |
| VDD    | 6      | Connects power supply to chip                                                                                         |  |
| PAD    | -      | Exposed pad for enhanced thermal dissipation                                                                          |  |



### **ELECTRICAL CHARACTERISTICS** valid over operating voltage and temperature range (unless otherwise specified)

| Characteristic                    | Symbol                    | Test Conditions                                  | Min.                                        | Typ. <sup>1</sup>    | Max.     | Units |
|-----------------------------------|---------------------------|--------------------------------------------------|---------------------------------------------|----------------------|----------|-------|
| Supply Voltage Range <sup>2</sup> | N                         | Operating, T <sub>A</sub> = 25°C                 | 1.65                                        | -                    | 3.5      | V     |
|                                   | V <sub>DD</sub>           | Operating, over full ambient temperature range   | 1.8                                         |                      |          |       |
| Output Voltage                    | V <sub>OUT(SAT)</sub>     | NMOS on, $I_{SINK}$ = 1 mA, $V_{DD}$ = 2.75 V    | -                                           | 100                  | 300      | mV    |
| Output Voltage                    | V <sub>OUT(HIGH)</sub>    | PMOS on, $I_{SOURCE}$ = -1 mA, $V_{DD}$ = 2.75 V | V <sub>DD</sub> -300                        | V <sub>DD</sub> -100 | _        | mV    |
| Period                            | t <sub>PERIOD</sub>       |                                                  | -                                           | 50                   | 100      | ms    |
| Chopping Frequency                | f <sub>C</sub>            |                                                  | -                                           | 200                  | _        | kHz   |
| Supply Slew Rate <sup>3</sup>     | SR                        |                                                  | 20                                          | -                    | _        | V/ms  |
| Supply Current                    | I <sub>DD(EN)</sub>       | Device in awake mode (enabled)                   | -                                           | -                    | 2.0      | mA    |
|                                   | I <sub>DD(DIS)</sub>      | Device in sleep mode (disabled)                  | -                                           | -                    | 8.0      | μA    |
| Supply Current                    |                           | V <sub>DD</sub> = 1.8 V, T <sub>A</sub> = 25°C   | -                                           | 3.5                  | 8        | μA    |
|                                   | IDD(AV)                   | V <sub>DD</sub> = 3.5 V, T <sub>A</sub> = 25°C   | -                                           | 7.1                  | 12       | μA    |
| SELECT Current <sup>4</sup>       | I <sub>SELECT</sub>       |                                                  | 0                                           | 1                    | 2        | μA    |
| SELECT Voltage <sup>4</sup>       | V <sub>SELECT(LOW)</sub>  |                                                  | 0                                           | -                    | 1/3VDD   | V     |
|                                   | V <sub>SELECT(HIGH)</sub> |                                                  | <sup>2</sup> / <sub>3</sub> V <sub>DD</sub> | -                    | $V_{DD}$ | V     |

<sup>1</sup>Typical data are for initial design estimations only, and assume optimum manufacturing and application conditions, such as  $T_A = 25^{\circ}$ C. Performance may vary for individual units, within the specified maximum and minimum limits.

<sup>2</sup>Operate points, B<sub>OPX</sub>, and release points, B<sub>RPX</sub>, vary with supply voltage.

<sup>3</sup>If SR < SR(min), then valid device output might be delayed for one Period, t<sub>PERIOD</sub>, of device.

 $^{4}$ Maximum V<sub>DD</sub>, minimum 0 V.

### **MAGNETIC CHARACTERISTICS** valid at 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 3.5 V and T<sub>A</sub> = 25°C

| Characteristic             | Symbol           | Test Conditions                     | Min. | Typ. <sup>1</sup> | Max. | Units <sup>2</sup> |
|----------------------------|------------------|-------------------------------------|------|-------------------|------|--------------------|
| Operate Point <sup>3</sup> | B <sub>OPS</sub> |                                     | -    | 32                | 55   | G                  |
| Operate i onte             | B <sub>OPN</sub> |                                     | -55  | -32               | -    | G                  |
| Release Point <sup>3</sup> | B <sub>RPS</sub> |                                     | 6    | 26                | -    | G                  |
| Release Follit             | B <sub>RPN</sub> |                                     | -    | -26               | -6   | G                  |
| Hysteresis                 | B <sub>HYS</sub> | B <sub>OPX</sub> - B <sub>RPX</sub> | -    | 6                 | _    | G                  |

<sup>1</sup>Typical data are for initial design estimations only, and assume optimum manufacturing and application conditions, such as  $T_A = 25^{\circ}$ C. Performance may vary for individual units, within the specified maximum and minimum limits.

<sup>2</sup>1 gauss (G) is exactly equal to 0.1 millitesla (mT).

 $^3\textsc{Operate}$  points,  $\textsc{B}_{\textsc{OPX}}$ , and release points,  $\textsc{B}_{\textsc{RPX}}$ , vary with supply voltage.



### THERMAL CHARACTERISTICS may require derating at maximum conditions, see application information

| Characteristic             | Symbol           | Test Conditions*                                              | Value | Units |
|----------------------------|------------------|---------------------------------------------------------------|-------|-------|
| Backage Thermal Begistance | D                | 2-layer PCB, with 0.23 in. <sup>2</sup> copper area each side | 125   | °C/W  |
| Package Thermal Resistance | R <sub>θJA</sub> | 4-layer PCB, based on JEDEC standard                          | 64    | °C/W  |

\*Additional thermal information available on Allegro Web site.



### **Power Dissipation versus Ambient Temperature**







### **Functional Description**

#### Low Average Power

Internal timing circuitry activates the IC for a short period of time,  $t_{Awake}$ , and deactivates it for the remainder of the period ( $t_{Period}$ ). A short awake state duration allows stabilization prior to the sampling and data-latching on the falling edge of the timing pulse. The output during the sleep state is latched in the last sampled state. The supply current is not affected by the output state.





#### Operation

The VOUTPS output switches low (turns on) when the magnetic field received at the Hall element in the A1171 exceeds the operate point,  $B_{OPS}$  (or is less than  $B_{OPN}$ ). After turn-on, the output voltage is  $V_{OUT(SAT)}$ . The output transistor is capable of sinking current up to the short circuit current limit,  $I_{OM}$ . When the magnetic field is reduced below the release point,  $B_{RPS}$  (or increased above  $B_{RPN}$ ), the device output switches high (turns off). The pull-up transistor brings the output voltage to  $V_{OUT(HIGH)}$ .

VOUTPN operates with the opposite output polarity. That is, the output is low (on) in the absence of a magnetic field. The output goes high (turns off) when sufficient field, or either north or south polarity, is presented to the device.

The difference between the magnetic operate and release points is the hysteresis,  $B_{HYS}$ , of the device. This built-in hysteresis allows clean switching of the output even in the presence of external mechanical vibration and electrical noise.

Powering-on the device in a hysteresis region, between  $B_{OPX}$ and  $B_{RPX}$ , allows an indeterminate output state. The correct state is attained after the first excursion beyond  $B_{OPX}$  or  $B_{RPX}$ .

#### (B) VOUTPN



Figure 1. Switching Behavior of Omnipolar Switches. On the horizontal axis, the B+ direction indicates increasing south polarity magnetic field strength, and the B– direction indicates decreasing south polarity field strength (including the case of increasing north polarity). This output switching profile applies when the SELECT line is allowed to float, selecting omnipolar operation.





Figure 2. Operation with Unipolar Mode Selected (SELECT Pin Grounded)

| <b>SELECT Pin Settin</b> | gs Effect on Output |
|--------------------------|---------------------|
|--------------------------|---------------------|

| Outpu  | ut Pin                  | SELECT Pin              | Output Description                                                                                                                                                          |
|--------|-------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number | Name                    | Configuration           | Output Description                                                                                                                                                          |
| 1      | VOUTPS                  | Tied to VDD or floating | Omnipolar output; ON with magnetic field of sufficient strength (B < $B_{OPN}$ or B > $B_{OPS}$ ); OFF with low-strength or no magnetic field ( $B_{RPN}$ < B < $B_{RPS}$ ) |
|        |                         | Tied to ground          | Unipolar output; ON with south polarity magnetic field of sufficient strength (B > $B_{OPS}$ )                                                                              |
| 2      | Tied to VDD or floating |                         | Omnipolar output; OFF with magnetic field of sufficient strength (B < $B_{OPN}$ or B > $B_{OPS}$ ); ON with low-strength or no magnetic field ( $B_{RPN}$ < B < $B_{RPS}$ ) |
|        |                         | Tied to ground          | Unipolar output; ON with north polarity magnetic field of sufficient strength (B < $B_{OPN}$ )                                                                              |



# Applications

It is strongly recommended that an external bypass capacitor be connected (in close proximity to the Hall element) between the supply and ground of the device to reduce both external noise and noise generated by the chopper stabilization technique. As is shown in figure 3, a 0.1  $\mu$ F capacitor is typical.

Extensive applications information on magnets and Hall-effect devices is available in the following notes:

- Hall-Effect IC Applications Guide, AN27701
- Hall-Effect Devices: Gluing, Potting, Encapsulating, Lead Welding and Lead Forming AN27703.1
- Soldering Methods for Allegro Products (SMD and Through-Hole), AN26009

All are provided in Allegro Electronic Data Book, AMS-702, and on the Allegro Web site, www.allegromicro.com.



Figure 3. Typical Application Circuits: (a) Omnipolar operation, and (b) Unipolar Operation



### **Chopper Stabilization Technique**

When using Hall-effect technology, a limiting factor for switchpoint accuracy is the small signal voltage developed across the Hall element. This voltage is disproportionally small relative to the offset that can be produced at the output of the Hall element. This makes it difficult to process the signal while maintaining an accurate, reliable output over the specified operating temperature and voltage ranges.

Chopper stabilization is a unique approach used to minimize Hall offset on the chip. The patented Allegro technique, namely Dynamic Quadrature Offset Cancellation, removes key sources of the output drift induced by thermal and mechanical stresses.

This offset reduction technique is based on a signal modulationdemodulation process. The undesired offset signal is separated from the magnetic field-induced signal in the frequency domain, through modulation. The subsequent demodulation acts as a modulation process for the offset, causing the magnetic field induced signal to recover its original spectrum at baseband, while the dc offset becomes a high-frequency signal. The magnetic sourced signal then can pass through a low-pass filter, while the modulated dc offset is suppressed. This configuration is illustrated in figure 4.

The chopper stabilization technique uses a high frequency clock. For demodulation process, a sample and hold technique is used, where the sampling is performed at twice the chopper frequency. This high-frequency operation allows a greater sampling rate, which results in higher accuracy and faster signal-processing capability. This approach desensitizes the chip to the effects of thermal and mechanical stresses, and produces devices that have extremely stable quiescent Hall output voltages and precise recoverability after temperature cycling.

The repeatability of magnetic field-induced switching is affected slightly by a chopper technique. However, the Allegro high frequency chopping approach minimizes the affect of jitter and makes it imperceptible in most applications. Applications that are more likely to be sensitive to such degradation are those requiring precise sensing of alternating magnetic fields; for example, speed sensing of ring-magnet targets. For such applications, Allegro recommends its digital device families with lower sensitivity to jitter. For more information on those devices, contact your Allegro sales representative.



Figure 4. Chopper Stabilization Circuit (Dynamic Quadrature Offset Cancellation)



Package EW, 6-pin DFN/MLP





- 0.25 ±0.05

 $0.70\ \pm 0.10$ 

 $1.25 \pm 0.05$ 



CB Layout Reference View



Standard Branding Reference View

For Reference Only, not for tooling use (refernce DWG-2856; similar to JEDEC Type 1, MO-229X2BCD) Dimensions in millimeters

1.10 ±0.10

11

∕₿Ì

Exact case and lead configuration at supplier discretion within limits shown

A Terminal #1 mark area

0.325 +0.055

B Exposed thermal pad (reference only, terminal #1 identifier appearance at supplier discretion)

Reference land pattern layout (reference IPC7351

SON50P200X200X100-9M); All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5) Coplanarity includes exposed thermal pad and terminals

Active Area Depth 0.15 mm REF

Hall Element (not to scale)

Branding scale and appearance at supplier discretion



N = Last two digits of device part number Y = Last digit of year of manufacture W = Week of manufacture

#### **Revision History**

| Revision | Revision Date    | Description of Revision |
|----------|------------------|-------------------------|
| Rev. 5   | October 26, 2011 | Update Selection Guide  |
|          |                  |                         |

Copyright ©2005-2013, Allegro MicroSystems, LLC

Allegro MicroSystems, LLC reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, LLC assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

