









# MSPM0G110x Mixed-Signal Microcontrollers

# 1 Features

- Core
  - Arm<sup>®</sup> 32-bit Cortex<sup>®</sup>-M0+ CPU with memory protection unit, frequency up to 80 MHz
- **Operating characteristics** 
  - Extended temperature: -40°C up to 105°C
  - Wide supply voltage range: 1.62 V to 3.6 V
- Memories
  - Up to 128KB of flash memory with built-in error correction code (ECC)
  - Up to 32KB of ECC protected SRAM with hardware parity
- High-performance analog peripherals
  - Two simultaneous sampling 12-bit 4-Msps analog-to-digital converters (ADC's) with up to 17 external channels
    - 14-bit effective resolution at 250-ksps with hardware averaging
  - One general-purpose amplifier (GPAMP)
  - Configurable 1.4-V or 2.5-V internal shared voltage reference (VREF)
  - Integrated temperature sensor
- **Optimized low-power modes** 
  - RUN: 96 µA/MHz (CoreMark)
  - SLEEP: 458 µA at 4 MHz
  - STOP: 47 µA at 32 kHz
  - STANDBY: 1.5 µA with RTC and SRAM retention
  - SHUTDOWN: 78 nA with IO wakeup capability
- Intelligent digital peripherals
  - 7-channel DMA controller
  - Two 16-bit advanced control timers supporting dead band insertion and fault handling
  - Seven timers supporting up to 22 PWM channels
    - One 16-bit general purpose timer
    - One 16-bit general purpose timer supports QEI
    - Two 16-bit general-purpose timers support low-power operation in STANDBY mode
    - One 32-bit general-purpose timer
    - Two 16-bit advanced timers with deadband
  - Two window-watchdog timers
  - RTC with alarm and calendar mode
- Enhanced communication interfaces
  - Four UART interfaces; one supports LIN, IrDA, DALI, Smart Card, Manchester, and three support low-power operation in STANDBY mode

- Two I<sup>2</sup>C interfaces supporting up to FM+ (1 Mbit/s), SMBus/PMBus, and wakeup from STOP mode
- Two SPI interfaces, with one SPI interface supporting upto 32Mbits/s
- Clock system
  - Internal 4- to 32-MHz oscillator with upto ±1.2% accuracy (SYSOSC)
  - Phase-locked loop (PLL) up to 80 MHz
  - Internal 32-kHz oscillator (LFOSC)
  - External 4- to 48-MHz crystal oscillator (HFXT)
  - External 32-kHz crystal oscillator(LFXT)
  - External clock input
- Data integrity and encryption
  - Cyclic redundancy checker (CRC-16, CRC-32)
- Flexible I/O features
  - Up to 60 GPIOs
    - Two 5-V tolerant IOs
    - Two high-drive IOs with 20-mA drive strength
- **Development support** 
  - 2-pin serial wire debug (SWD)
- Package options
  - 64-pin LQFP
  - \_ 48-pin LQFP, VQFN
  - 32-pin VQFN
  - 28-pin VSSOP \_
  - 24-pin VQFN
- Family members (also see *Device Comparison*)
  - MSPM0G1105: 32KB flash, 16KB RAM
  - MSPM0G1106: 64KB flash, 32KB RAM
  - MSPM0G1107: 128KB flash, 32KB RAM
- Development kits and software (also see Tools and Software)
  - LP-MSPM0G3507 LaunchPad<sup>™</sup> development kit
  - MSP Software Development Kit (SDK)

# 2 Applications

- Motor control
- Home appliances
- Uninterruptible power supplies and inverters
- Electronic point of sale systems
- Medical and healthcare
- Test and measurement
- Factory automation and control
- Industrial transport
- Grid infrastructure
- Smart metering
- **Communication modules**
- Lighting



# **3 Description**

MSPM0G110x microcontrollers (MCUs) are part of the MSP highly-integrated, ultra-low-power 32-bit MCU family based on the enhanced Arm<sup>®</sup> Cortex<sup>®</sup>-M0+ 32-bit core platform operating at up to 80-MHz frequency. These cost-optimized MCUs offer high-performance analog peripheral integration, support extended temperature ranges from -40°C to 105°C, and operate with supply voltages ranging from 1.62 V to 3.6 V.

The MSPM0G110x devices provide up to 128KB embedded flash program memory with built-in error correction code (ECC) and up to 32KB SRAM with ECC and hardware parity option. They also incorporate a memory protection unit, 7-channel DMA, and a variety of high-performance analog peripherals such as as two 12-bit 4-Msps ADCs, configurable internal shared voltage reference, and one general-purpose amplifier. These devices also offer intelligent digital peripherals such as two 16-bit advanced control timers, five general purpose timers (with one 16-bit general-purpose timer for QEI interface, two 16-bit general-purpose timers for STANDBY mode, and one 32-bit general-purpose timer), two windowed-watchdog timers, and one RTC with alarm and calendar mode. These devices provide data integrity and encryption peripherals (CRC) and enhanced communication interfaces (four UART, two I2C, two SPI).

The TI MSPM0 family of low-power MCUs consists of devices with varying degrees of analog and digital integration allowing for customers find the MCU that meets their project's needs. The MSPM0 MCU platform combines the Arm Cortex-M0+ platform with a holistic ultra-low-power system architecture, allowing system designers to increase performance while reducing energy consumption.

MSPM0G110x MCUs are supported by an extensive hardware and software ecosystem with reference designs and code examples to get the design started quickly. Development kits include a LaunchPad available for purchase. TI also provides a free MSP Software Development Kit (SDK), which is available as a component of Code Composer Studio<sup>™</sup> IDE desktop and cloud version within the TI Resource Explorer. MSPM0 MCUs are also supported by extensive online collateral, training with MSP Academy, and online support through the TI E2E<sup>™</sup> support forums.

For complete module descriptions, see the MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual.

### CAUTION

System-level ESD protection must be applied in compliance with the device-level ESD specification to prevent electrical overstress or disturbing of data or code memory. See *MSP430™ System-Level ESD Considerations* for more information. The principles in this application note are applicable to MSPM0 MCUs.





# **4** Functional Block Diagram

Figure 4-1 shows the MSPM0G110x functional block diagram.







# **Table of Contents**

| 1 Features1                          |
|--------------------------------------|
| 2 Applications1                      |
| 3 Description2                       |
| 4 Functional Block Diagram           |
| 5 Device Comparison                  |
| 6 Pin Configuration and Functions    |
| 6.1 Pin Diagrams6                    |
| 6.2 Pin Attributes13                 |
| 6.3 Signal Descriptions17            |
| 6.4 Connections for Unused Pins      |
| 7 Specifications                     |
| 7.1 Absolute Maximum Ratings         |
| 7.2 ESD Ratings                      |
| 7.3 Recommended Operating Conditions |
| 7.4 Thermal Information              |
| 7.5 Supply Current Characteristics   |
| 7.6 Power Supply Sequencing          |
| 7.7 Flash Memory Characteristics     |
| 7.8 Timing Characteristics           |
| 7.9 Clock Specifications             |
| 7.10 Digital IO                      |
| 7.11 Analog Mux VBOOST42             |
| 7.12 ADC                             |
| 7.13 Temperature Sensor 44           |
| 7.14 VREF 44                         |
| 7.15 GPAMP 45                        |
| 7.16 I2C                             |
| 7.17 SPI                             |
| 7.18 UART                            |
| 7.19 TIMx49                          |
| 7.20 Emulation and Debug49           |
| 8 Detailed Description               |
| 8.1 CPU 50                           |
| 8.2 Operating Modes50                |
| 8.3 Power Management Unit (PMU)52    |
| 8.4 Clock Module (CKM)52             |
| 8.5 DMA53                            |
|                                      |

| 8.6 Events                                           | .53  |
|------------------------------------------------------|------|
| 8.7 Memory                                           | .54  |
| 8.8 Flash Memory                                     | 57   |
| 8.9 SRAM                                             |      |
| 8.10 GPIO                                            | . 58 |
| 8.11 IOMUX                                           | 58   |
| 8.12 ADC                                             |      |
| 8.13 Temperature Sensor                              | 59   |
| 8.14 VREF                                            |      |
| 8.15 GPAMP                                           |      |
| 8.16 CRC                                             |      |
| 8.17 UART                                            |      |
| 8.18 I2C                                             |      |
| 8.19 SPI                                             |      |
| 8.20 WWDT                                            |      |
| 8.21 RTC                                             |      |
| 8.22 Timers (TIMx)                                   |      |
| 8.23 Device Analog Connections                       |      |
| 8.24 Input/Output Diagrams                           |      |
| 8.25 Serial Wire Debug Interface                     |      |
| 8.26 Boot Strap Loader (BSL)                         |      |
| 8.27 Device Factory Constants                        |      |
| 8.28 Identification                                  |      |
| 9 Applications, Implementation, and Layout           |      |
| 9.1 Typical Application                              |      |
| 10 Device and Documentation Support                  |      |
| 10.1 Getting Started and Next Steps                  |      |
| 10.2 Device Nomenclature<br>10.3 Tools and Software  |      |
|                                                      |      |
| 10.4 Documentation Support<br>10.5 Support Resources |      |
| 10.6 Trademarks                                      |      |
| 10.7 Electrostatic Discharge Caution                 |      |
| 10.8 Glossary                                        |      |
| 11 Mechanical, Packaging, and Orderable              |      |
| Information                                          | 72   |
| 12 Revision History                                  |      |
| 12 1.0 131011 1113t01 y                              | 12   |



# **5 Device Comparison**

#### **Device Comparison**

| DEVICE NAME <sup>(1)</sup> <sup>(4)</sup> | FLASH / SRAM<br>(KB) | QUAL <sup>(2)</sup> | ADC / CHAN | GPAMP | UART / I2C / SPI | TIMA | TIMG | GPIO | PACKAGE<br>[PACKAGE SIZE] <sup>(3)</sup> |  |
|-------------------------------------------|----------------------|---------------------|------------|-------|------------------|------|------|------|------------------------------------------|--|
| MSPM0G1106xPM                             | 64 / 32              | т                   | 2/17       | 1     | 4/2/2            | 2    | 5    | 60   | 64 LQFP                                  |  |
| MSPM0G1107xPM                             | 128 / 32             | I                   | 2717       | I     | 4/2/2            | 2    | 5    | 00   | [12 mm × 12 mm]                          |  |
| MSPM0G1105xPT                             | 32 / 16              |                     |            |       |                  |      |      |      |                                          |  |
| MSPM0G1106xPT                             | 64 / 32              | Т                   | 2 / 16     | 1     | 4/2/2            | 2    | 5    | 44   | 48 LQFP<br>[9 mm × 9 mm]                 |  |
| MSPM0G1107xPT                             | 128 / 32             |                     |            |       |                  |      |      |      | [3 1111 3 1111]                          |  |
| MSPM0G1105xRGZ                            | 32 / 16              |                     |            |       |                  |      |      |      |                                          |  |
| MSPM0G1106xRGZ                            | 64 / 32              | Т                   | 2 / 16     | 1     | 4/2/2            | 2    | 5    | 44   | 48 VQFN<br>[7 mm × 7 mm]                 |  |
| MSPM0G1107xRGZ                            | 128 / 32             |                     |            |       |                  |      |      |      |                                          |  |
| MSPM0G1106xRHB                            | 64 / 32              | т                   | 2/11       | 4     | 41010            | 2    | F    | 28   | 32 VQFN                                  |  |
| MSPM0G1107xRHB                            | 128 / 32             | I                   | 2 / 11     | 1     | 4/2/2            | 2    | 5    | 28   | [5 mm × 5 mm]                            |  |
| MSPM0G1107xDGS28                          | 128 / 32             | т                   | 2 / 11     | 1     | 4/2/2            | 2    | 5    | 24   | 28 VSSOP<br>[7.1 mm × 4.9 mm]            |  |
| MSPM0G1107xRGE                            | 128 / 32             | Т                   | 2/9        | 1     | 4/2/2            | 2    | 5    | 20   | 24 VQFN<br>[4 mm × 4 mm]                 |  |

(1) For the most current part, package, and ordering information for all available devices, see the *Package Option Addendum* in Section 11, or see the TI website.

(2) Device Qualifications:

• T = -40°C to 105°C

(3) The package size (length × width) is a nominal value and includes pins, where applicable. For the package dimensions with tolerances, see Section 11.

(4) For more infromation about the device name, see Section 10.2.



# **6** Pin Configuration and Functions

The System Configuration tool provides a graphical interface to enable, configurable, and generate initialization code for pin multiplexing and simplifying pin settings. The pin diagrams shown in the data sheet show the primary peripheral functions, some of the integrated device features, and available clock signals to simplify the device pinout.

For full descriptions of the pin functions, see the Pin Attributes and Signal Descriptions sections.

### 6.1 Pin Diagrams

Power
Reset
High-Speed I/O (HSIO)
5-V Tolerant Open-Drain I/O (ODIO)
High-Drive I/O (HDIO)

Figure 6-1. Pin Diagram Color Coding









Figure 6-3. 48-Pin PT (LQFP) (Top View)



Figure 6-4. 48-Pin RGZ (VQFN) (Top View)

Texas

www.ti.com

INSTRUMENTS





Figure 6-6. 28-Pin DGS28 (VSSOP) (Top View)



Note

For full pin configuration and functions for each package option, refer to

Pin Attributes and Signal Descriptions.



### 6.2 Pin Attributes

The following table describes the functions available on every pin for each device package.

Note

Each digital I/O on a device is mapped to a specific Pin Control Management Register (PINCMx) which allows users to configure the desired *Pin Function* using the PINCM.PF control bits.



| Table 6-1. Pin Attributes |             |        |                                                                                                                                |         |               |         |          |          |                        |  |
|---------------------------|-------------|--------|--------------------------------------------------------------------------------------------------------------------------------|---------|---------------|---------|----------|----------|------------------------|--|
|                           |             |        | SIGNAL NAMES                                                                                                                   | F       |               | NUM     | BEI      | २        |                        |  |
| PINCMx                    | PIN<br>NAME | ANALOG | DIGITAL [PIN FUNCTION] (1)                                                                                                     | 64 LQFP | 48 LQFP, VQFN | 32 VQFN | 28 VSSOP | 24 VQFN  | IO<br>STRUCTURE        |  |
| N/A                       |             |        | VDD                                                                                                                            | 40      | 6             | 4       | 7        | 3        | Power                  |  |
| N/A                       |             |        | VSS                                                                                                                            | 41      | 7             | 5       | 8        | 4        | Power                  |  |
| N/A                       |             |        | VCORE                                                                                                                          | 32      | 48            | 32      | 3        | 23       | Power                  |  |
| N/A                       |             |        | NRST                                                                                                                           | 38      | 4             | 3       | 6        | 2        | Reset                  |  |
| 1                         | PA0         |        | UART0_TX [2] / I2C0_SDA [3] / TIMA0_C0 [4] /<br>TIMA_FAL1 [5] / TIMG8_C1 [6] / FCC_IN [7]                                      | 33      | 1             | 1       | 4        | 24       | 5V Tol. Open-<br>Drain |  |
| 2                         | PA1         |        | UART0_RX [2] / I2C0_SCL [3] / TIMA0_C1 [4] /<br>TIMA_FAL2 [5] / TIMG8_IDX [6] / TIMG8_C0 [7]                                   | 34      | 2             | 2       | 5        | 1        | 5V Tol. Open-<br>Drain |  |
| 3                         | PA28        |        | UART0_TX [2] / I2C0_SDA [3] / TIMA0_C3 [4] /<br>TIMA_FAL0 [5] / TIMG7_C0 [6] / TIMA1_C0 [ 7]                                   | 35      | 3             | -       | -        | -        | High-Drive             |  |
| 4                         | PA29        |        | I2C1_SCL [2] / UART2_RTS [3] / TIMG8_C0 [4] /<br>TIMG6_C0 [5]                                                                  | 36      | -             | -       | -        | -        | Standard               |  |
| 5                         | PA30        |        | I2C1_SDA [2] / UART2_CTS [3] / TIMG8_C1 [4] /<br>TIMG6_C1 [5]                                                                  | 37      | -             | -       | -        | -        | Standard               |  |
| 6                         | PA31        |        | UART0_RX [2] / I2C0_SCL [3] / TIMA0_C3N [4] /<br>TIMG12_C1 [5] / CLK_OUT [6]/ TIMG7_C1 [7] /<br>TIMA1_C1 [8]                   | 39      | 5             | -       | -        | -        | High-Drive             |  |
| 7                         | PA2         | ROSC   | 42                                                                                                                             | 8       | 6             | 9       | 5        | Standard |                        |  |
| 8                         | PA3         | LFXIN  | TIMG8_C0 [2] / SPI0_CS1 [3] / UART2_CTS [4] /<br>TIMA0_C2 [5] / TIMG7_C0 [7] / TIMA0_C1 [8] /<br>I2C1_SDA [9]                  | 43      | 9             | 7       | 10       | 6        | Standard               |  |
| 9                         | PA4         | LFXOUT | TIMG8_C1 [2] / SPI0_POCI [3] / UART2_RTS<br>[4] / TIMA0_C3 [5] / LFCLK_IN [6] / TIMG7_C1 [7] /<br>TIMA0_C1N [8] / I2C1_SCL [9] | 44      | 10            | 8       | 11       | 7        | Standard               |  |
| 10                        | PA5         | HFXIN  | TIMG8_C0 [2] / SPI0_PICO [3] / TIMA_FAL1 [4] /<br>TIMG0_C0 [5]/ TIMG6_C0 [6] / FCC_IN [7]                                      | 45      | 11            | 9       | 12       | -        | Standard               |  |
| 11                        | PA6         | HFXOUT | TIMG8_C1 [2] / SPI0_SCK [3] / TIMA_FAL0 [4] /<br>TIMG0_C1 [5] / HFCLK_IN [6] / TIMG6_C1 [ 7] /<br>TIMA0_C2N [8]                | 46      | 12            | 10      | 13       | -        | Standard               |  |
| 12                        | PB0         |        | UART0_TX [2] / SPI1_CS2 [3] / TIMA1_C0 [4] /<br>TIMA0_C2 [5]                                                                   | 47      | -             | -       | -        | -        | Standard               |  |
| 13                        | PB1         |        | UART0_RX [2] / SPI1_CS3 [3] / TIMA1_C1 [4] /<br>TIMA0_C2N [5]                                                                  | 48      | -             | -       | -        | -        | Standard               |  |
| 14                        | PA7         |        | CLK_OUT [3] / TIMG8_C0 [4] / TIMA0_C2 [5] /<br>TIMG8_IDX [6] / TIMG7_C1 [7] / TIMA0_C1 [8]                                     | 49      | 13            | 11      | -        | -        | Standard               |  |
| 15                        | PB2         |        | UART3_TX [2] / UART2_CTS [3] / I2C1_SCL [4] /<br>TIMA0_C3 [5] / UART1_CTS [6] / TIMG6_C0 [ 7] /<br>TIMA1_C0 [8]                | 50      | 14            | _       | -        | -        | Standard               |  |
| 16                        | PB3         |        | UART3_RX [2] / UART2_RTS [3] / I2C1_SDA [4] /<br>TIMA0_C3N[5] / UART1_RTS [6] / TIMG6_C1 [7] /<br>TIMA1_C1 [8]                 | 51      | 15            | _       | -        | -        | Standard               |  |
| 17                        | PB4         |        | UART1_TX [2] / UART3_CTS [3] / TIMA1_C0 [4] /<br>TIMA0_C2 [5] / TIMA1_C0N [6]                                                  | 52      | _             | _       | -        | -        | Standard               |  |
| 18                        | PB5         |        | UART1_RX [2] / UART3_RTS [3] / TIMA1_C1 [4] /<br>TIMA0_C2N [5] / TIMA1_C1N [6]                                                 | 53      | -             | -       | -        | -        | Standard               |  |
| 19                        | PA8         |        | UART1_TX [2] / SPI0_CS0 [3] / UART0_RTS [4] /<br>TIMA0_C0 [5] / TIMA1_CON [6]                                                  | 54      | 16            | 12      | -        | -        | Standard               |  |



#### Table 6-1. Pin Attributes (continued)

|        |             | SIGNAL NAMES PIN NUMBER |                                                                                                                               |                                                        |               |         |          |         |                                   |  |  |
|--------|-------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------|---------|----------|---------|-----------------------------------|--|--|
| PINCMx | PIN<br>NAME | ANALOG                  | DIGITAL [PIN FUNCTION] <sup>(1)</sup>                                                                                         | 64 LQFP                                                | 48 LQFP, VQFN | 32 VQFN | 28 VSSOP | 24 VQFN | IO<br>STRUCTURE                   |  |  |
| 20     | PA9         |                         | UART1_RX [2] / SPI0_PICO [3] / UART0_CTS [4] /<br>TIMA0_C1 [5] / RTC_OUT [6] / TIMA0_CON [7] /<br>TIMA1_C1N [8] / CLK_OUT [9] | 55                                                     | 17            | 13      | 14       | 8       | High-Speed                        |  |  |
| 21     | PA10        |                         | UART0_TX [2] / SPI0_POCI [3] / I2C0_SDA [4] /<br>TIMA1_C0 [5] / TIMG12_C0 [6] / TIMA0_C2 [7] /<br>I2C1_SDA [8] / CLK_OUT [9]  | TIMA1_C0 [5] / TIMG12_C0 [6] / TIMA0_C2 [7] / 56 18 14 |               |         |          |         |                                   |  |  |
| 22     | PA11        |                         | UART0_RX [2] / SPI0_SCK [3] / I2C0_SCL [4] /<br>TIMA1_C1 [5] / TIMA0_C2N [7] / I2C1_SCL [8]                                   | 57                                                     | 19            | 15      | 16       | 10      | High-Drive                        |  |  |
| 23     | PB6         |                         | UART1_TX [2] / SPI1_CS0 [3] / SPI0_CS1 [4] /<br>TIMG8_C0 [5] / UART2_CTS [6] / TIMG6_C0 [7] /<br>TIMA1_C0N [8]                | 58                                                     | 20            | -       | -        | -       | Standard                          |  |  |
| 24     | PB7         |                         | UART1_RX [2] / SPI1_POCI [3] / SPI0_CS2 [4] /<br>TIMG8_C1 [5] / UART2_RTS [6] / TIMG6_C1 [7] /<br>TIMA1_C1N [8]               | 59                                                     | 21            | -       | -        | -       | Standard                          |  |  |
| 25     | PB8         |                         | UART1_CTS [2] / SPI1_PICO [3] / TIMA0_C0 [4]                                                                                  | 60                                                     | 22            | -       | -        | -       | Standard                          |  |  |
| 26     | PB9         |                         | UART1_RTS [2] / SPI1_SCK [3] / TIMA0_C1 [4] /<br>TIMA0_C0N [5]                                                                | 61                                                     | 23            | -       | -        | -       | Standard                          |  |  |
| 27     | PB10        |                         | TIMG0_C0 [2] / TIMG8_C0 [3] / TIMG6_C0 [5]                                                                                    | 62                                                     | -             | -       | -        | -       | Standard                          |  |  |
| 28     | PB11        |                         | TIMG0_C1 [2] / TIMG8_C1 [3] / CLK_OUT [4] /<br>TIMG6_C1 [5]                                                                   | 63                                                     | -             | -       | -        | -       | Standard                          |  |  |
| 29     | PB12        |                         | UART3_TX [2] / TIMA0_C2 [3] / TIMA_FAL1 [4] /<br>TIMA0_C1 [5]                                                                 | 64                                                     | -             | -       | -        | -       | Standard                          |  |  |
| 30     | PB13        |                         | UART3_RX [2] / TIMA0_C3 [3] / TIMG12_C0 [4] /<br>TIMA0_C1N [5]                                                                | 1                                                      | -             | -       | -        | -       | Standard                          |  |  |
| 31     | PB14        |                         | SPI1_CS3 [2] / SPI1_POCI [3] / SPI0_CS3 [4] /<br>TIMG12_C1 [5] / TIMG8_IDX [6] / TIMA0_C0 [7]                                 | 2                                                      | 24            | -       | -        | -       | Standard                          |  |  |
| 32     | PB15        |                         | UART2_TX [2] / SPI1_PICO [3] / UART3_CTS [4] /<br>TIMG8_C0 [5] / TIMG7_C0 [6]                                                 | 3                                                      | 25            | -       | -        | -       | Standard                          |  |  |
| 33     | PB16        |                         | UART2_RX [2] / SPI1_SCK [3] / UART3_RTS [4] /<br>TIMG8_C1 [5] / TIMG7_C1 [6]                                                  | 4                                                      | 26            | -       | -        | -       | Standard                          |  |  |
| 34     | PA12        |                         | UART3_CTS [2] / SPI0_SCK [3] / TIMG0_C0 [4] /<br>TIMA0_C3 [6] / FCC_IN [7]                                                    | 5                                                      | 27            | 16      | -        | -       | High-Speed                        |  |  |
| 35     | PA13        |                         | UART3_RTS [2] / SPI0_POCI [3] / UART3_RX [4] /<br>TIMG0_C1 [5] / TIMA0_C3N [7]                                                | 6                                                      | 28            | 17      | -        | -       | High-Speed                        |  |  |
| 36     | PA14        | A0_12                   | UART0_CTS [2] / SPI0_PICO [3] / UART3_TX [4] /<br>TIMG12_C0 [5] / CLK_OUT [6]                                                 | 7                                                      | 29            | 18      | 17       | -       | High-Speed                        |  |  |
| 37     | PA15        | A1_0                    | UART0_RTS [2] / SPI1_CS2 [3] / I2C1_SCL [4] /<br>TIMA1_C0 [5] / TIMG8_IDX [6] / TIMA1_C0N [7] /<br>TIMA0_C2 [8]               | 8                                                      | 30            | 19      | 18       | 11      | Standard                          |  |  |
| 38     | PA16        | A1_1                    | SPI1_POCI [3] / I2C1_SDA [4] / TIMA1_C1 [5] /<br>TIMA1_C1N [6] / TIMA0_C2N [7] / FCC_IN [8]                                   | 9                                                      | 31            | 20      | 19       | 12      | Standard                          |  |  |
| 39     | PA17        | A1_2                    | UART1_TX [2] / SPI1_SCK [3] / I2C1_SCL [4] /<br>TIMA0_C3 [5] / TIMG7_C0 [6] / TIMA1_C0 [7]                                    | 10                                                     | 32            | 21      | 20       | 13      | Standard with wake <sup>(2)</sup> |  |  |
| 40     | PA18        | A1_3 / GPAMP_IN-        | UART1_RX [2] / SPI1_PICO [3] / I2C1_SDA [4] /<br>TIMA0_C3N [5] / TIMG7_C1 [6] / TIMA1_C1 [7]                                  | 11                                                     | 33            | 22      | 21       | 14      | Standard with wake <sup>(2)</sup> |  |  |
| 41     | PA19        |                         | SWDIO [2]                                                                                                                     | 12                                                     | 34            | 23      | 22       | 15      | High-Speed                        |  |  |
| 42     | PA20        |                         | SWCLK [2]                                                                                                                     | 13                                                     | 35            | 24      | 23       | 16      | Standard                          |  |  |
| 43     | PB17        | A1_4                    | UART2_TX [2] / SPI0_PICO [3] / SPI1_CS1 [4] /<br>TIMA1_C0 [5] / TIMA0_C2 [6]                                                  | 14                                                     | 36            | -       | -        | -       | Standard                          |  |  |



#### Table 6-1. Pin Attributes (continued)

|        |             |                  | SIGNAL NAMES                                                                                                    | F       | PIN I         | NUN     | IBEF     | २       |                 |
|--------|-------------|------------------|-----------------------------------------------------------------------------------------------------------------|---------|---------------|---------|----------|---------|-----------------|
| PINCMx | PIN<br>NAME | ANALOG           | DIGITAL [PIN FUNCTION] (1)                                                                                      | 64 LQFP | 48 LQFP, VQFN | 32 VQFN | 28 VSSOP | 24 VQFN | IO<br>STRUCTURE |
| 44     | PB18        | A1_5             | UART2_RX [2] / SPI0_SCK [3] / SPI1_CS2 [4] /<br>TIMA1_C1 [5] / TIMA0_C2N [6]                                    | 15      | 37            | -       | -        | -       | Standard        |
| 45     | PB19        | A1_6             | SPI0_POCI [3] / TIMG8_C1 [4] / UART0_CTS [5] /<br>TIMG7_C1 [6]                                                  | 16      | 38            | -       | -        | -       | Standard        |
| 46     | PA21        | A1_7 / VREF-     | UART2_TX [2] / TIMG8_C0 [3] / UART1_CTS [4] /<br>TIMA0_C0 [5] / TIMG6_C0 [6]                                    | 17      | 39            | 25      | 24       | 17      | Standard        |
| 47     | PA22        | A0_7 / GPAMP_OUT | UART2_RX [2] / TIMG8_C1 [3] / UART1_RTS [4] /                                                                   |         |               |         |          | 18      | Standard        |
| 48     | PB20        | A0_6             | SPI0_CS2 [2] / SPI1_CS0 [3] / TIMA0_C2 [4] /<br>TIMG12_C0 [5] / TIMA_FAL1 [6] / TIMA0_C1 [7] /<br>TIMA1_C1N [8] |         |               |         |          |         | Standard        |
| 49     | PB21        |                  | SPI1_POCI [2] / TIMG8_C0 [3]                                                                                    | 20      | -             | -       | -        | -       | Standard        |
| 50     | PB22        |                  | SPI1_PICO [2] / TIMG8_C1 [3]                                                                                    |         |               | -       | -        | -       | Standard        |
| 51     | PB23        |                  | SPI1_SCK [2] / TIMA_FAL0 [4]                                                                                    | 22      | -             | -       | -        | -       | Standard        |
| 52     | PB24        | A0_5             | SPI0_CS3 [2] / SPI0_CS1 [3] / TIMA0_C3 [4] /<br>TIMG12_C1 [5] / TIMA0_C1N [6] / TIMA1_C0N [7]                   | 23      | 42            | -       | -        | -       | Standard        |
| 53     | PA23        | VREF+            | UART2_TX [2] / SPI0_CS3 [3] / TIMA0_C3 [4] /<br>TIMG0_C0 [5] / UART3_CTS [6] / TIMG7_C0 [7]/<br>TIMG8_C0 [8]    | 24      | 43            | 27      | 26       | 19      | Standard        |
| 54     | PA24        | A0_3             | UART2_RX [2] / SPI0_CS2 [3] / TIMA0_C3N [4] /<br>TIMG0_C1 [5] / UART3_RTS [6] / TIMG7_C1 [7] /<br>TIMA1_C1 [8]  | 25      | 44            | 28      | 27       | 20      | Standard        |
| 55     | PA25        | A0_2             | UART3_RX [2] / SPI1_CS3 [3] / TIMG12_C1 [4] /<br>TIMA0_C3 [5] / TIMA0_C1N [6]                                   | 26      | 45            | 29      | 28       | 21      | Standard        |
| 56     | PB25        | A0_4             | UART0_CTS [2] / SPI0_CS0 [3] / TIMA_FAL2 [4]                                                                    | 27      | -             | -       | -        | -       | Standard        |
| 57     | PB26        |                  | UART0_RTS [2] / SPI0_CS1 [3] / TIMA0_C3 [4] /<br>TIMG6_C0 [5] / TIMA1_C0 [6]                                    | 28      | -             | -       | -        | 22      | Standard        |
| 58     | PB27        |                  | SPI1_CS1 [3] / TIMA0_C3N [4] / TIMG6_C1 [5] /<br>TIMA1_C1 [6]                                                   | 29      | -             | -       | -        | -       | Standard        |
| 59     | PA26        | A0_1 / GPAMP_IN+ | UART3_TX [2] / SPI1_CS0 [3] / TIMG8_C0 [4] /<br>TIMA_FAL0 [5] / TIMG7_C0 [7]                                    | 30      | 46            | 30      | 1        | 1       | Standard        |
| 60     | PA27        | A0_0             | RTC_OUT [2] / SPI1_CS1 [3] / TIMG8_C1 [4] /<br>TIMA_FAL2 [5] / TIMG7_C1 [7]                                     | 31      | 47            | 31      | 2        | 2       | Standard        |

(1) PINCM.PF and PINCM.PC in IOMUX should be set to 0 for analog functions (for example, OPA inputs/outputs or COMP inputs). Each digital I/O on a device is mapped to a specific Pin Control Management register (PINCMx) that lets users configure the desired pin function using the PINCM.PF control bits.

(2) Standard with Wake allows the I/O to wake up the device from the lowest low-power mode of SHUTDOWN. All I/O can be configured to wakeup the MCU from higher low-power modes. See section GPIO FastWake in the MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual for details.

| IO STRUCTURE                            | INVERSION<br>CONTROL | DRIVE<br>STRENGTH<br>CONTROL | HYSTERESIS<br>CONTROL | PULLUP<br>RESISTOR | PULLDOWN<br>RESISTOR | WAKEUP<br>LOGIC |
|-----------------------------------------|----------------------|------------------------------|-----------------------|--------------------|----------------------|-----------------|
| Standard-drive                          | Y                    |                              |                       | Y                  | Y                    |                 |
| Standard-drive with wake <sup>(1)</sup> | Y                    |                              |                       | Y                  | Y                    | Y               |
| High-drive                              | Y                    | Y                            |                       | Y                  | Y                    | Y               |
| High-speed                              | Y                    | Y                            |                       | Y                  | Y                    |                 |

### Table 6-2. Digital IO Features by IO Type



**ADVANCE INFORMATION** 

| Table 6-2. Digital IO Features by IO Type (continued) |                      |                              |                       |                    |                      |                 |  |  |  |  |  |
|-------------------------------------------------------|----------------------|------------------------------|-----------------------|--------------------|----------------------|-----------------|--|--|--|--|--|
| IO STRUCTURE                                          | INVERSION<br>CONTROL | DRIVE<br>STRENGTH<br>CONTROL | HYSTERESIS<br>CONTROL | PULLUP<br>RESISTOR | PULLDOWN<br>RESISTOR | WAKEUP<br>LOGIC |  |  |  |  |  |
| 5V tolerant open drain                                | Y                    |                              | Y                     |                    | Y                    | Y               |  |  |  |  |  |

# 6.3 Signal Descriptions

|                        |                |                                       | Р                               | IN NO.                     |                      |                |                 |                                                          |
|------------------------|----------------|---------------------------------------|---------------------------------|----------------------------|----------------------|----------------|-----------------|----------------------------------------------------------|
| FUNCTION               | SIGNAL<br>NAME | 64 PM                                 | 48 PT,<br>RGZ                   | 32<br>RHB                  | 28<br>DGS2<br>8      | 24<br>VQFN     | PIN TYPE<br>(2) | DESCRIPTION                                              |
|                        | A0_0           | 31                                    | 47                              | 31                         | 2                    | 2              | I               | ADC0 analog input 0                                      |
|                        | A0_1           | 30                                    | 46                              | 30                         | 1                    | 1              | I               | ADC0 analog input 1                                      |
|                        | A0_2           | 26                                    | 45                              | 29                         | 28                   | -              | I               | ADC0 analog input 2                                      |
|                        | A0_3           | 25                                    | 44                              | 28                         | 27                   | 20             | I               | ADC0 analog input 3                                      |
|                        | A0_4           | 27                                    | _                               | -                          | -                    | -              | I               | ADC0 analog input 4                                      |
|                        | A0_5           | 23                                    | 42                              | -                          | -                    | -              | I               | ADC0 analog input 5                                      |
|                        | A0_6           | 19                                    | 41                              | -                          | -                    | -              | I               | ADC0 analog input 6                                      |
|                        | A0_7           | 18                                    | 40                              | 26                         | 25                   | 18             | I               | ADC0 analog input 7                                      |
| ADC                    | A0_12          | 7                                     | 29                              | 18                         | 17                   | -              | I               | ADC0 analog input 12                                     |
|                        | A1_0           | 8                                     | 30                              | 19                         | 18                   | -              | I               | ADC1 analog input 0                                      |
|                        | A1_1           | 9                                     | 31                              | 20                         | 19                   | -              | I               | ADC1 analog input 1                                      |
|                        | A1_2           | 10                                    | 32                              | 21                         | 20                   | 14             | I               | ADC1 analog input 2                                      |
|                        | A1_3           | 11                                    | 33                              | 22                         | 21                   | 15             | I               | ADC1 analog input 3                                      |
|                        | A1_4           | 14                                    | 36                              | _                          | -                    | -              | I               | ADC1 analog input 4                                      |
|                        | A1_5           | 15                                    | 37                              | -                          | -                    | -              | I               | ADC1 analog input 5                                      |
|                        | A1_6           | 16                                    | 38                              | -                          | -                    | -              | I               | ADC1 analog input 6                                      |
|                        | A1_7           | 17                                    | 39                              | 25                         | 24                   | -              | I               | ADC1 analog input 7                                      |
| BSL                    | BSL_invoke     | 11                                    | 33                              | 22                         | 21                   | 15             | I               | Input pin used to invoke bootloader                      |
| BSL (I <sup>2</sup> C) | BSLSCL         | 34                                    | 2                               | 2                          | 5                    | -              | I/O             | Default I <sup>2</sup> C BSL clock                       |
| DOL (I-C)              | BSLSDA         | 33                                    | 1                               | 1                          | 4                    | -              | I/O             | Default I <sup>2</sup> C BSL data                        |
|                        | BSLRX          | 57                                    | 19                              | 15                         | 16                   | 12             | I               | Default UART BSL receive                                 |
| BSL (UART)             | BSLTX          | 56                                    | 18                              | 14                         | 15                   | 11             | 0               | Default UART BSL transmit                                |
|                        | CLK_OUT        | 7<br>18<br>39<br>49<br>55<br>56<br>63 | 5<br>13<br>17<br>18<br>29<br>40 | 11<br>13<br>14<br>18<br>26 | 14<br>15<br>17<br>25 | 10<br>11<br>18 | 0               | Configurable clock output                                |
| Clock                  | HFCLK_IN       | 46                                    | 12                              | 10                         | 13                   | 9              | I               | Digital high-frequency clock input                       |
|                        | HFXIN          | 45                                    | 11                              | 9                          | 12                   | 8              | I               | Input for high-frequency crystal oscillator HFXT         |
|                        | HFXOUT         | 46                                    | 12                              | 10                         | 13                   | 9              | 0               | Output for high-frequency crystal oscillator HFXT        |
|                        | LFCLK_IN       | 44                                    | 10                              | 8                          | 11                   | -              | I               | Digital low-frequency clock input                        |
|                        | LFXIN          | 43                                    | 9                               | 7                          | 10                   | -              | I               | Input for low-frequency crystal oscillator LFXT          |
|                        | LFXOUT         | 44                                    | 10                              | 8                          | 11                   | -              | 0               | Output of low-frequency crystal oscillator LFXT          |
|                        | ROSC           | 42                                    | 8                               | 6                          | 9                    | 7              | I               | External resistor used for improving oscillator accuracy |
| Debug                  | SWCLK          | 13                                    | 35                              | 24                         | 23                   | 17             | I               | Serial wire debug input clock                            |
| Lobug                  | SWDIO          | 12                                    | 34                              | 23                         | 22                   | 16             | I/O             | Serial wire debug data input/output                      |

# Table 6-3. Signal Descriptions

Copyright © 2023 Texas Instruments Incorporated



| Table 6-3. | Signal | Descriptions | (continued) |
|------------|--------|--------------|-------------|
|------------|--------|--------------|-------------|

|           |                |                    | Р                   | IN NO. (           | (1)             |            |                 |                                    |  |  |
|-----------|----------------|--------------------|---------------------|--------------------|-----------------|------------|-----------------|------------------------------------|--|--|
| FUNCTION  | SIGNAL<br>NAME | 64 PM              | 48 PT,<br>RGZ       | 32<br>RHB          | 28<br>DGS2<br>8 | 24<br>VQFN | PIN TYPE<br>(2) | DESCRIPTION                        |  |  |
| FCC       | FCC_IN         | 5<br>9<br>33<br>45 | 1<br>11<br>27<br>31 | 1<br>9<br>16<br>20 | 4<br>12<br>19   | 8<br>13    | I               | Frequency clock counter input      |  |  |
| General-  | GPAMP_IN+      | 30                 | 46                  | 30                 | 1               | 1          | I               | GPAMP non-inverting terminal input |  |  |
| Purpose   | GPAMP_IN-      | 11                 | 33                  | 22                 | 21              | 15         | I               | GPAMP inverting terminal input     |  |  |
| Amplifier | GPAMP_OUT      | 18                 | 40                  | 26                 | 25              | 18         | 0               | GPAMP output                       |  |  |



### Table 6-3. Signal Descriptions (continued)

|          |                |       |               | IN NO.    |                 |            |                 |                                                        |
|----------|----------------|-------|---------------|-----------|-----------------|------------|-----------------|--------------------------------------------------------|
| FUNCTION | SIGNAL<br>NAME | 64 PM | 48 PT,<br>RGZ | 32<br>RHB | 28<br>DGS2<br>8 | 24<br>VQFN | PIN TYPE<br>(2) | DESCRIPTION                                            |
|          | PA0            | 33    | 1             | 1         | 4               | _          | I/O             | General-purpose digital I/O with wake up from SHUTDOWN |
|          | PA1            | 34    | 2             | 2         | 5               | _          | I/O             | General-purpose digital I/O with wake up from SHUTDOWN |
|          | PA2            | 42    | 8             | 6         | 9               | 7          | I/O             | General-purpose digital I/O                            |
|          | PA3            | 43    | 9             | 7         | 10              | -          | I/O             | General-purpose digital I/O                            |
|          | PA4            | 44    | 10            | 8         | 11              | -          | I/O             | General-purpose digital I/O                            |
|          | PA5            | 45    | 11            | 9         | 12              | 8          | I/O             | General-purpose digital I/O                            |
|          | PA6            | 46    | 12            | 10        | 13              | 9          | I/O             | General-purpose digital I/O                            |
|          | PA7            | 49    | 13            | 11        | -               | -          | I/O             | General-purpose digital I/O                            |
|          | PA8            | 54    | 16            | 12        | _               | _          | I/O             | General-purpose digital I/O                            |
|          | PA9            | 55    | 17            | 13        | 14              | 10         | I/O             | General-purpose digital I/O                            |
|          | PA10           | 56    | 18            | 14        | 15              | 11         | I/O             | General-purpose digital I/O with wake up from SHUTDOWN |
|          | PA11           | 57    | 19            | 15        | 16              | 12         | I/O             | General-purpose digital I/O with wake up from SHUTDOWN |
|          | PA12           | 5     | 27            | 16        | -               | 13         | I/O             | General-purpose digital I/O                            |
|          | PA13           | 6     | 28            | 17        | -               | -          | I/O             | General-purpose digital I/O                            |
|          | PA14           | 7     | 29            | 18        | 17              | -          | I/O             | General-purpose digital I/O                            |
|          | PA15           | 8     | 30            | 19        | 18              | -          | I/O             | General-purpose digital I/O                            |
| GPIO     | PA16           | 9     | 31            | 20        | 19              | -          | I/O             | General-purpose digital I/O                            |
|          | PA17           | 10    | 32            | 21        | 20              | 14         | I/O             | General-purpose digital I/O with wake up from SHUTDOWN |
|          | PA18           | 11    | 33            | 22        | 21              | 15         | I/O             | General-purpose digital I/O with wake up from SHUTDOWN |
|          | PA19           | 12    | 34            | 23        | 22              | 16         | I/O             | General-purpose digital I/O                            |
|          | PA20           | 13    | 35            | 24        | 23              | 17         | I/O             | General-purpose digital I/O                            |
|          | PA21           | 17    | 39            | 25        | 24              | -          | I/O             | General-purpose digital I/O                            |
|          | PA22           | 18    | 40            | 26        | 25              | 18         | I/O             | General-purpose digital I/O                            |
|          | PA23           | 24    | 43            | 27        | 26              | 19         | I/O             | General-purpose digital I/O                            |
|          | PA24           | 25    | 44            | 28        | 27              | 20         | I/O             | General-purpose digital I/O                            |
|          | PA25           | 26    | 45            | 29        | 28              | -          | I/O             | General-purpose digital I/O                            |
|          | PA26           | 30    | 46            | 30        | 1               | 1          | I/O             | General-purpose digital I/O                            |
|          | PA27           | 31    | 47            | 31        | 2               | 2          | I/O             | General-purpose digital I/O                            |
|          | PA28           | 35    | 3             | _         | -               | -          | I/O             | General-purpose digital I/O with wake up from SHUTDOWN |
|          | PA29           | 36    | -             | -         | -               | -          | I/O             | General-purpose digital I/O                            |
|          | PA30           | 37    | _             | -         | -               | -          | I/O             | General-purpose digital I/O                            |
|          | PA31           | 39    | 5             | _         | _               | _          | I/O             | General-purpose digital I/O with wake up from SHUTDOWN |



| Table 6-3. | Signal | <b>Descriptions</b> ( | (continued) |
|------------|--------|-----------------------|-------------|
|------------|--------|-----------------------|-------------|

|                  |                |                                 |                            | IN NO.              |                      |            |                 |                             |
|------------------|----------------|---------------------------------|----------------------------|---------------------|----------------------|------------|-----------------|-----------------------------|
| FUNCTION         | SIGNAL<br>NAME | 64 PM                           | 48 PT,<br>RGZ              | 32<br>RHB           | 28<br>DGS2<br>8      | 24<br>VQFN | PIN TYPE<br>(2) | DESCRIPTION                 |
|                  | PB0            | 47                              | -                          | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB1            | 48                              | -                          | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB2            | 50                              | 14                         | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB3            | 51                              | 15                         | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB4            | 52                              | -                          | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB5            | 53                              | -                          | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB6            | 58                              | 20                         | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB7            | 59                              | 21                         | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB8            | 60                              | 22                         | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB9            | 61                              | 23                         | -                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB10           | 62                              | -                          | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB11           | 63                              | -                          | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB12           | 64                              | -                          | _                   | -                    | -          | I/O             | General-purpose digital I/O |
| GPIO             | PB13           | 1                               | -                          | _                   | -                    | -          | I/O             | General-purpose digital I/O |
| GPIO             | PB14           | 2                               | 24                         | _                   | -                    | _          | I/O             | General-purpose digital I/O |
|                  | PB15           | 3                               | 25                         | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB16           | 4                               | 26                         | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB17           | 14                              | 36                         | _                   | -                    | _          | I/O             | General-purpose digital I/O |
|                  | PB18           | 15                              | 37                         | _                   | -                    | _          | I/O             | General-purpose digital I/O |
|                  | PB19           | 16                              | 38                         | _                   | -                    | _          | I/O             | General-purpose digital I/O |
|                  | PB20           | 19                              | 41                         | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB21           | 20                              | -                          | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB22           | 21                              | -                          | _                   | -                    | _          | I/O             | General-purpose digital I/O |
|                  | PB23           | 22                              | -                          | _                   | -                    | _          | I/O             | General-purpose digital I/O |
|                  | PB24           | 23                              | 42                         | _                   | -                    | _          | I/O             | General-purpose digital I/O |
|                  | PB25           | 27                              | -                          | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB26           | 28                              | -                          | _                   | -                    | -          | I/O             | General-purpose digital I/O |
|                  | PB27           | 29                              | -                          | _                   | -                    | _          | I/O             | General-purpose digital I/O |
|                  | I2C0_SCL       | 34<br>39<br>57                  | 2<br>5<br>19               | 2<br>15             | 5<br>16              | 12         | I/O             | I2C0 serial clock           |
|                  | I2C0_SDA       | 33<br>35<br>56                  | 1<br>3<br>18               | 1<br>14             | 4<br>15              | 11         | I/O             | I2C0 serial data            |
| l <sup>2</sup> C | I2C1_SCL       | 8<br>10<br>36<br>44<br>50<br>57 | 10<br>14<br>19<br>30<br>32 | 8<br>15<br>19<br>21 | 11<br>16<br>18<br>20 | 12<br>14   | I/O             | I2C1 serial clock           |
|                  | I2C1_SDA       | 9<br>11<br>37<br>43<br>51<br>56 | 9<br>15<br>18<br>31<br>33  | 7<br>14<br>20<br>22 | 10<br>15<br>19<br>21 | 11<br>15   | I/O             | I2C1 serial data            |



|          |                |          | 14.01            |                 | 19410110 (  | continueuj |   |                                                                        |
|----------|----------------|----------|------------------|-----------------|-------------|------------|---|------------------------------------------------------------------------|
|          |                |          | Ρ                | IN NO.          | (1)         |            |   |                                                                        |
| FUNCTION | SIGNAL<br>NAME | 64 PM    | 18 DT 32 20 21 0 | PIN TYPE<br>(2) | DESCRIPTION |            |   |                                                                        |
|          | VSS            | 41       | 7                | 5               | 8           | 6          | Р | Ground supply                                                          |
|          | VDD            | 40       | 6                | 4               | 7           | 5          | Р | Power supply                                                           |
| Power    | VCORE          | 32       | 48               | 32              | 3           | 3          | Р | Regulated core power supply output                                     |
|          | QFN Pad        | -        | Pad              | Pad             | -           | -          | Р | QFN package exposed thermal pad. TI recommends connection to $V_{SS}.$ |
| RTC      | RTC_OUT        | 31<br>55 | 17<br>47         | 13<br>31        | 2<br>14     | 2<br>10    | 0 | RTC clock output                                                       |

### Table 6-3. Signal Descriptions (continued)



|          |                |                      |                      | IN NO.         |                 | 2000          | riptions (      | <b>,</b>                                                                                   |
|----------|----------------|----------------------|----------------------|----------------|-----------------|---------------|-----------------|--------------------------------------------------------------------------------------------|
| FUNCTION | SIGNAL<br>NAME | 64 PM                | 48 PT,<br>RGZ        | 32<br>RHB      | 28<br>DGS2<br>8 | 24<br>VQFN    | PIN TYPE<br>(2) | DESCRIPTION                                                                                |
|          | SPI0_CS0       | 27<br>42<br>54       | 8<br>16              | 6<br>12        | 9               | 7             | I/O             | SPI0 chip-select 0                                                                         |
|          | SPI0_CS1       | 23<br>28<br>43<br>58 | 9<br>20<br>42        | 7              | 10              | -             | I/O             | SPI0 chip-select 1                                                                         |
|          | SPI0_CS2       | 19<br>25<br>59       | 21<br>41<br>44       | 28             | 27              | 20            | I/O             | SPI0 chip-select 2                                                                         |
|          | SPI0_CS3       | 2<br>23<br>24        | 24<br>42<br>43       | 27             | 26              | 19            | I/O             | SPI0 chip-select 3                                                                         |
|          | SPI0_SCK       | 5<br>15<br>46<br>57  | 12<br>19<br>27<br>37 | 10<br>15<br>16 | 13<br>16        | 9<br>12<br>13 | I/O             | SPI0 clock signal input – SPI peripheral mode<br>Clock signal output – SPI controller mode |
|          | SPI0_POCI      | 6<br>16<br>44<br>56  | 10<br>18<br>28<br>38 | 8<br>14<br>17  | 11<br>15        | 11            | I/O             | SPI0 controller in/peripheral out                                                          |
| SPI      | SPI0_PICO      | 7<br>14<br>45<br>55  | 11<br>17<br>29<br>36 | 9<br>13<br>18  | 12<br>14<br>17  | 8<br>10       | I/O             | SPI0 controller out/peripheral in                                                          |
| 551      | SPI1_CS0       | 19<br>30<br>42<br>58 | 8<br>20<br>41<br>46  | 6<br>30        | 1<br>9          | 1<br>7        | I/O             | SPI1 chip-select 0                                                                         |
|          | SPI1_CS1       | 14<br>29<br>31       | 36<br>47             | 31             | 2               | 2             | I/O             | SPI1 chip-select 1                                                                         |
|          | SPI1_CS2       | 8<br>15<br>47        | 30<br>37             | 19             | 18              | _             | I/O             | SPI1 chip-select 2                                                                         |
|          | SPI1_CS3       | 2<br>26<br>48        | 24<br>45             | 29             | 28              | _             | I/O             | SPI1 chip-select 3                                                                         |
|          | SPI1_SCK       | 4<br>10<br>22<br>61  | 23<br>26<br>32       | 21             | 20              | 14            | I/O             | SPI1 clock signal input – SPI peripheral mode<br>Clock signal output – SPI controller mode |
|          | SPI1_POCI      | 2<br>9<br>20<br>59   | 21<br>24<br>31       | 20             | 19              | -             | I/O             | SPI1 controller in/peripheral out                                                          |
|          | SPI1_PICO      | 3<br>11<br>21<br>60  | 22<br>25<br>33       | 22             | 21              | 15            | I/O             | SPI1 controller out/peripheral in                                                          |
| System   | NRST           | 38                   | 4                    | 3              | 6               | 4             | I               | Reset input active low                                                                     |



#### Table 6-3. Signal Descriptions (continued)

|          |                |                                                                     | Р                                                | IN NO.                              |                                |                    |                 |                                                            |
|----------|----------------|---------------------------------------------------------------------|--------------------------------------------------|-------------------------------------|--------------------------------|--------------------|-----------------|------------------------------------------------------------|
| FUNCTION | SIGNAL<br>NAME | 64 PM                                                               | 48 PT,<br>RGZ                                    | 32<br>RHB                           | 28<br>DGS2<br>8                | 24<br>VQFN         | PIN TYPE<br>(2) | DESCRIPTION                                                |
|          | TIMG0_C0       | 5<br>24<br>45<br>62                                                 | 11<br>27<br>43                                   | 9<br>16<br>27                       | 12<br>26                       | 8<br>13<br>19      | I/O             | General purpose timer 0 CCR0 capture input/ compare output |
|          | TIMG0_C1       | 6<br>25<br>46<br>63                                                 | 12<br>28<br>44                                   | 10<br>17<br>28                      | 13<br>27                       | 9<br>20            | I/O             | General purpose timer 0 CCR1 capture input/ compare output |
|          | TIMG6_C0       | 17<br>28<br>36<br>45<br>50<br>58<br>62                              | 11<br>14<br>20<br>39                             | 9<br>25                             | 12<br>24                       | 8                  | I/O             | General purpose timer 6 CCR0 capture input/ compare output |
|          | TIMG6_C1       | 18<br>29<br>37<br>46<br>51<br>59<br>63                              | 12<br>15<br>21<br>40                             | 10<br>26                            | 13<br>25                       | 9<br>18            | I/O             | General purpose timer 6 CCR1 capture input/ compare output |
| Timer    | TIMG7_C0       | 3<br>10<br>24<br>30<br>35<br>43                                     | 3<br>9<br>25<br>32<br>43<br>46                   | 7<br>21<br>27<br>30                 | 1<br>10<br>20<br>26            | 1<br>14<br>19      | I/O             | General purpose timer 7 CCR1 capture input/ compare output |
|          | TIMG7_C1       | 4<br>11<br>16<br>25<br>31<br>39<br>42<br>44<br>49                   | 5<br>8<br>10<br>13<br>26<br>33<br>38<br>44<br>47 | 6<br>8<br>11<br>22<br>28<br>31      | 2<br>9<br>11<br>21<br>27       | 2<br>7<br>15<br>20 | I/O             | General purpose timer 7 CCR1 capture input/ compare output |
|          | TIMG8_C0       | 3<br>17<br>20<br>24<br>30<br>34<br>36<br>43<br>45<br>49<br>58<br>62 | 2<br>9<br>11<br>13<br>20<br>25<br>39<br>43<br>46 | 2<br>7<br>9<br>11<br>25<br>27<br>30 | 1<br>5<br>10<br>12<br>24<br>26 | 1<br>8<br>19       | 1/0             | General purpose timer 8 CCR0 capture input/ compare output |

| MSPM0G1107, MSPM0G1106                       |
|----------------------------------------------|
| SLASF11A – FEBRUARY 2023 – REVISED JUNE 2023 |



|                      |                |                                                                     |                                                  | e 6-3.<br>IN NO. (            |                               | Desc              | continued) |                                                                            |
|----------------------|----------------|---------------------------------------------------------------------|--------------------------------------------------|-------------------------------|-------------------------------|-------------------|------------|----------------------------------------------------------------------------|
| FUNCTION             | SIGNAL<br>NAME | 64 PM                                                               | 48 PT,<br>RGZ                                    | 32<br>RHB                     | 28<br>DGS2<br>8               | 24<br>VQFN        | PIN TYPE   | DESCRIPTION                                                                |
| т                    | TIMG8_C1       | 4<br>16<br>18<br>21<br>31<br>33<br>37<br>42<br>44<br>46<br>59<br>63 | 1<br>8<br>10<br>12<br>21<br>26<br>38<br>40<br>47 | 1<br>6<br>8<br>10<br>26<br>31 | 2<br>4<br>9<br>11<br>13<br>25 | 2<br>7<br>9<br>18 | I/O        | General purpose timer 8 CCR1 capture input/ compare output                 |
|                      | TIMG8_IDX      | 2<br>8<br>34<br>49                                                  | 2<br>13<br>24<br>30                              | 2<br>11<br>19                 | 5<br>18                       | -                 | I          | General purpose timer 8 quadrature encoder index pulse input               |
|                      | TIMG12_C0      | 1<br>7<br>19<br>56                                                  | 18<br>29<br>41                                   | 14<br>18                      | 15<br>17                      | 11                | I/O        | 32-bit general purpose timer 0 CCR0 capture input/<br>compare output       |
| Timer<br>(continued) | TIMG12_C1      | 2<br>23<br>26<br>39                                                 | 5<br>24<br>42<br>45                              | 29                            | 28                            | -                 | I/O        | 32-bit general purpose timer 0 CCR1 capture input/<br>compare output       |
|                      | TIMA0_C0       | 2<br>17<br>33<br>54<br>60                                           | 1<br>16<br>22<br>24<br>39                        | 1<br>12<br>25                 | 4<br>24                       | -                 | I/O        | Advanced control timer 0 CCR0 capture input/compare output                 |
|                      | TIMA0_CON      | 18<br>55<br>61                                                      | 17<br>23<br>40                                   | 13<br>26                      | 14<br>25                      | 10<br>18          | I/O        | Advanced control timer 0 CCR0 capture input/compare output (inverting)     |
|                      | TIMA0_C1       | 18<br>34<br>43<br>49<br>55<br>61<br>64                              | 2<br>9<br>13<br>17<br>23<br>40                   | 2<br>7<br>11<br>13<br>26      | 5<br>10<br>14<br>25           | 10<br>18          | I/O        | Advanced control timer 0 CCR1 capture input/<br>compare output             |
|                      | TIMA0_C1N      | 1<br>19<br>23<br>26<br>44<br>55                                     | 10<br>17<br>41<br>42<br>45                       | 8<br>13<br>29                 | 11<br>14<br>28                | 10                | I/O        | Advanced control timer 0 CCR1 capture input/<br>compare output (inverting) |



|                      |              |                                                         |                                             | riptions (                | continued)           |                |                 |                                                                            |
|----------------------|--------------|---------------------------------------------------------|---------------------------------------------|---------------------------|----------------------|----------------|-----------------|----------------------------------------------------------------------------|
|                      | SIGNAL       |                                                         | P                                           | IN NO. (                  |                      |                |                 |                                                                            |
| FUNCTION             | UNCTION NAME |                                                         | 48 PT,<br>RGZ                               | 32<br>RHB                 | 28<br>DGS2<br>8      | 24<br>VQFN     | PIN TYPE<br>(2) | DESCRIPTION                                                                |
|                      | TIMA0_C2     | 8<br>14<br>19<br>43<br>47<br>49<br>52<br>56<br>64       | 9<br>13<br>18<br>30<br>36<br>41             | 7<br>11<br>14<br>19       | 10<br>15<br>18       | 11             | I/O             | Advanced control timer 0 CCR2 capture input/<br>compare output             |
|                      | TIMA0_C2N    | 9<br>15<br>46<br>48<br>53<br>57                         | 12<br>19<br>31<br>37                        | 10<br>15<br>20            | 13<br>16<br>19       | 9<br>12        | I/O             | Advanced control timer 0 CCR2 capture input/<br>compare output (inverting) |
|                      | TIMA0_C3     | 1<br>5<br>10<br>23<br>24<br>26<br>28<br>35<br>44<br>50  | 3<br>10<br>14<br>27<br>32<br>42<br>43<br>45 | 8<br>16<br>21<br>27<br>29 | 11<br>20<br>26<br>28 | 13<br>14<br>19 | I/O             | Advanced control timer 0 CCR3 capture input/<br>compare output             |
| Timer<br>(continued) | TIMA0_C3N    | 6<br>11<br>25<br>29<br>39<br>51                         | 5<br>15<br>28<br>33<br>44                   | 17<br>22<br>28            | 21<br>27             | 15<br>20       | I/O             | Advanced control timer 0 CCR3 capture input/<br>compare output (inverting) |
|                      | TIMA1_C0     | 8<br>10<br>14<br>28<br>35<br>47<br>50<br>52<br>56       | 3<br>14<br>18<br>30<br>32<br>36             | 14<br>19<br>21            | 15<br>18<br>20       | 11<br>14       | I/O             | Advanced control timer 1 CCR0 capture input/<br>compare output             |
|                      | TIMA1_C0N    | 8<br>23<br>52<br>54<br>58                               | 16<br>20<br>30<br>42                        | 12<br>19                  | 18                   | _              | I/O             | Advanced control timer 0 CCR3 capture input/<br>compare output (inverting) |
|                      | TIMA1_C1     | 9<br>11<br>15<br>25<br>29<br>39<br>48<br>51<br>53<br>57 | 5<br>15<br>19<br>31<br>33<br>37<br>44       | 15<br>20<br>22<br>28      | 16<br>19<br>21<br>27 | 12<br>15<br>20 | I/O             | Advanced control timer 1 CCR1 capture input/<br>compare output             |

#### -.... ~ 2 **c**: . . . 41 **ч**



|                      | Table 6-3. Signal Descriptions (continued) |                           |                      |           |                 |            |                 |                                                                            |  |  |  |
|----------------------|--------------------------------------------|---------------------------|----------------------|-----------|-----------------|------------|-----------------|----------------------------------------------------------------------------|--|--|--|
|                      |                                            |                           | Р                    | IN NO.    | (1)             |            |                 |                                                                            |  |  |  |
| FUNCTION             | SIGNAL<br>NAME                             | 64 PM                     | 48 PT,<br>RGZ        | 32<br>RHB | 28<br>DGS2<br>8 | 24<br>VQFN | PIN TYPE<br>(2) | DESCRIPTION                                                                |  |  |  |
|                      | TIMA1_C1N                                  | 9<br>19<br>53<br>55<br>59 | 17<br>21<br>31<br>41 | 13<br>20  | 14<br>19        | 10         | I/O             | Advanced control timer 1 CCR1 capture input/<br>compare output (inverting) |  |  |  |
|                      | TIMA_FAL0                                  | 22<br>30<br>35<br>46      | 3<br>12<br>46        | 10<br>30  | 1<br>13         | 1<br>9     | I               | Advanced control timer 0 fault handling input                              |  |  |  |
| Timer<br>(continued) | TIMA_FAL1                                  | 19<br>33<br>45<br>64      | 1<br>11<br>41        | 1<br>9    | 4<br>12         | 8          | I               | Advanced control timer 1 fault handling input                              |  |  |  |
|                      | TIMA_FAL2                                  | 27<br>31<br>34            | 2<br>47              | 2<br>31   | 2<br>5          | 2          | I               | Advanced control timer 2 fault handling input                              |  |  |  |



#### Table 6-3. Signal Descriptions (continued)

|          |                |                      |                      | IN NO.    |                 |            |                 |                                             |
|----------|----------------|----------------------|----------------------|-----------|-----------------|------------|-----------------|---------------------------------------------|
| FUNCTION | SIGNAL<br>NAME | 64 PM                | 48 PT,<br>RGZ        | 32<br>RHB | 28<br>DGS2<br>8 | 24<br>VQFN | PIN TYPE<br>(2) | DESCRIPTION                                 |
|          | UART0_TX       | 33<br>35<br>47<br>56 | 1<br>3<br>18         | 1<br>14   | 4<br>15         | 11         | 0               | UART0 transmit data                         |
|          | UART0_RX       | 34<br>39<br>48<br>57 | 2<br>5<br>19         | 2<br>15   | 5<br>16         | 12         | I               | UART0 receive data                          |
|          | UART0_CTS      | 7<br>16<br>27<br>55  | 17<br>29<br>38       | 13<br>18  | 14<br>17        | 10         | I               | UART0 "clear to send" flow control input    |
|          | UART0_RTS      | 8<br>28<br>54        | 16<br>30             | 12<br>19  | 18              | _          | 0               | UART0 "request to send" flow control output |
|          | UART1_TX       | 10<br>52<br>54<br>58 | 16<br>20<br>32       | 12<br>21  | 20              | 14         | 0               | UART1 transmit data                         |
| UART     | UART1_RX       | 11<br>53<br>55<br>59 | 17<br>21<br>33       | 13<br>22  | 14<br>21        | 10<br>15   | I               | UART1 receive data                          |
|          | UART1_CTS      | 17<br>50<br>60       | 14<br>22<br>39       | 25        | 24              | _          | I               | UART1 "clear to send" flow control input    |
|          | UART1_RTS      | 18<br>51<br>61       | 15<br>23<br>40       | 26        | 25              | 18         | 0               | UART1 "request to send" flow control output |
|          | UART2_TX       | 3<br>14<br>17<br>24  | 25<br>36<br>39<br>43 | 25<br>27  | 24<br>26        | 19         | 0               | UART2 transmit data                         |
|          | UART2_RX       | 4<br>15<br>18<br>25  | 26<br>37<br>40<br>44 | 26<br>28  | 25<br>27        | 18<br>20   | I               | UART2 receive data                          |
|          | UART2_CTS      | 37<br>43<br>50<br>58 | 9<br>14<br>20        | 7         | 10              | _          | I               | UART2 "clear to send" flow control input    |
|          | UART2_RTS      | 36<br>44<br>51<br>59 | 10<br>15<br>21       | 8         | 11              | _          | 0               | UART2 "request to send" flow control output |

**ADVANCE INFORMATION** 



|                          | PIN NO. <sup>(1)</sup> |                     |                |           |                 |            |     |                                                                                               |
|--------------------------|------------------------|---------------------|----------------|-----------|-----------------|------------|-----|-----------------------------------------------------------------------------------------------|
| FUNCTION                 | SIGNAL<br>NAME         | 64 PM               | 48 PT,<br>RGZ  | 32<br>RHB | 28<br>DGS2<br>8 | 24<br>VQFN |     | DESCRIPTION                                                                                   |
|                          | UART3_TX               | 7<br>30<br>50<br>64 | 14<br>29<br>46 | 18<br>30  | 1<br>17         | 1          | 0   | UART3 transmit data                                                                           |
| UART                     | UART3_RX               | 1<br>6<br>26<br>51  | 15<br>28<br>45 | 17<br>29  | 28              | -          | I   | UART3 receive data                                                                            |
| UART                     | UART3_CTS              | 3<br>5<br>24<br>52  | 25<br>27<br>43 | 16<br>27  | 26              | 13<br>19   | I   | UART3 "clear to send" flow control input                                                      |
| l                        | UART3_RTS              | 4<br>6<br>25<br>53  | 26<br>28<br>44 | 17<br>28  | 27              | 20         | 0   | UART3 "request to send" flow control output                                                   |
| Voltage                  | VREF+                  | 24                  | 43             | 27        | 26              | 19         | I/O | Voltage reference (VREF) power supply; external reference input or internal reference output  |
| Reference <sup>(3)</sup> | VREF-                  | 17                  | 39             | 25        | 24              | _          | I/O | Voltage reference (VREF) ground supply; external reference input or internal reference output |

 Table 6-3. Signal Descriptions (continued)

(1) - = not available

(2) I = input, O = output, I/O = input or output, P = power

(3) When using VREF+ and VREF- to bring in an external voltage reference for analog peripherals such as the ADC, a decoupling capacitor must be placed on VREF+ to VREF-/GND with a capacitance based on the external reference source



### 6.4 Connections for Unused Pins

Table 6-4 lists the correct termination of unused pins.

### Table 6-4. Connection of Unused Pins

| PIN <sup>(1)</sup> | POTENTIAL | COMMENT                                                                                                                                             |
|--------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| PAx and PBx        |           | Set corresponding pin functions to GPIO (PINCMx.PF = 0x1) and configure unused pins to output low or input with internal pullup/ pulldown resistor. |
| NRST               |           | NRST is an active-low reset signal; it must be pulled high to VCC or the device will not start, for more information refer to Section 9.1           |

(1) Any unused pin with a function that is shared with general-purpose I/O should follow the "PAx and PBx" unused pin connection guidelines.



# 7 Specifications

### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                         |                                             | MIN  | MAX                                | UNIT |
|------------------|-------------------------|---------------------------------------------|------|------------------------------------|------|
| VDD              | Supply voltage          | At VDD pin                                  | -0.3 | 4.1                                | V    |
| VI               | Input voltage           | Applied to any 5-V tolerant open-drain pins | -0.3 | 5.5                                | V    |
| VI               | Input voltage           | Applied to any common tolerance pins        | -0.3 | V <sub>DD</sub> + 0.3<br>(4.1 MAX) | V    |
| I <sub>VDD</sub> | Current of VDD pin      | Current into VDD pin (source)               |      | 80                                 | mA   |
| I <sub>VDD</sub> | Current of VDD pin      | Current into VDD pin (source)               |      | 100                                | mA   |
| I <sub>VSS</sub> | Current of VSS pin      | Current out of VSS pin (sink)               |      | 80                                 | mA   |
| I <sub>VSS</sub> | Current of VSS pin      | Current out of VSS pin (sink)               |      | 100                                | mA   |
|                  | Current of SDIO pin     | Current sunk or sourced by SDIO pin         |      | 6                                  | mA   |
|                  | Current of HS_IO pin    | Current sunk or sourced by HSIO pin         |      | 6                                  | mA   |
| IIO              | Current of HDIO pin     | Current sunk or sourced by HDIO pin         |      | 20                                 | mA   |
|                  | Current of ODIO pin     | Current sunk by ODIO pin                    |      | 20                                 | mA   |
| I <sub>D</sub>   | Supported diode current | Diode current at any device pin             |      | ±2                                 | mA   |
| TJ               | Junction temperature    | Junction temperature                        | -40  | 130                                | °C   |
| T <sub>stg</sub> | Storage temperature     | Storage temperature                         | -40  | 150                                | °C   |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

| V                  |  | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>          | ±2000 | V |
|--------------------|--|------------------------------------------------------------------------------------------|-------|---|
| V <sub>(ESD)</sub> |  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                   |                                                                         | MIN  | NOM  | MAX | UNIT |
|-----------------------------------|-------------------------------------------------------------------------|------|------|-----|------|
| VDD                               | Supply voltage                                                          | 1.62 |      | 3.6 | V    |
| VCORE                             | Voltage on VCORE pin <sup>(2)</sup>                                     |      | 1.35 |     | V    |
| C <sub>VDD</sub>                  | Capacitor connected between VDD and VSS <sup>(1)</sup>                  |      | 10   |     | uF   |
| C <sub>VCORE</sub>                | Capacitor connected between VCORE and VSS <sup>(1)</sup> <sup>(2)</sup> |      | 470  |     | nF   |
| т                                 | Ambient temperature, T version                                          | -40  |      | 105 | °C   |
| T <sub>A</sub>                    | Ambient temperature, S version                                          | -40  |      | 125 | C    |
| TJ                                | Max junction temperature, T version                                     |      |      | 125 | °C   |
| TJ                                | Max junction temperature, S version                                     |      |      | 130 | °C   |
|                                   | MCLK, CPUCLK frequency with 2 flash wait states (3)                     |      |      | 80  |      |
| f <sub>MCLK (PD1 bus clock)</sub> | MCLK, CPUCLK frequency with 1 flash wait state <sup>(3)</sup>           |      |      | 48  | MHz  |
|                                   | MCLK, CPUCLK frequency with 0 flash wait states <sup>(3)</sup>          |      |      | 24  |      |



### 7.3 Recommended Operating Conditions (continued)

over operating free-air temperature range (unless otherwise noted)

|                                     |                  | MIN | NOM | MAX | UNIT |
|-------------------------------------|------------------|-----|-----|-----|------|
| f <sub>ULPCLK</sub> (PD0 bus clock) | ULPCLK frequency |     |     | 40  | MHz  |

(1) Connect C<sub>VDD</sub> and C<sub>VCORE</sub> between VDD/VSS and VCORE/VSS, respectively, as close to the device pins as possible. A low-ESR capacitor with at least the specified value and tolerance of ±20% or better is required for C<sub>VDD</sub> and C<sub>VCORE</sub>.

(2) The VCORE pin must only be connected to C<sub>VCORE</sub>. Do not supply any voltage or apply any external load to the VCORE pin.

(3) Wait states are managed automatically by the system controller (SYSCTL) and do not need to be configured by application software unless MCLK is sourced from a high speed clock source (HSCLK sourced from HFCLK or SYSPLL).

# 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | PACKAGE       | VALUE | UNIT |
|-----------------------|----------------------------------------------|---------------|-------|------|
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       |               | 61.8  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |               | 22.0  | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         |               | 33.0  | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   |               | 1.7   | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter |               | 32.7  | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |               | N/A   | °C/W |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       |               | 30.1  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |               | 20.7  | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         |               | 12.5  | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | VQFN-48 (RGZ) | 0.3   | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter |               | 12.4  | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |               | 4.2   | °C/W |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       |               | 69.7  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |               | 28.0  | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         |               | 33.4  | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | LQFP-48 (PT)  | 2.7   | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter |               | 33.2  | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |               | N/A   | °C/W |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       |               | 32.1  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |               | 23.6  | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         |               | 13.0  | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | VQFN-32 (RHB) | 0.3   | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter |               | 13.0  | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |               | 3.3   | °C/W |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       |               | 78.9  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |               | 38.6  | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         |               | 41.3  | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   |               | 3.4   | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter |               | 41.0  | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |               | N/A   | °C/W |



# 7.4 Thermal Information (continued)

|                       | THERMAL METRIC <sup>(1)</sup>                | PACKAGE       | VALUE | UNIT |
|-----------------------|----------------------------------------------|---------------|-------|------|
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       |               | 40.3  | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |               | 30.8  | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | VQFN-24 (RGE) | 17.9  | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   |               | 0.5   | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter |               | 17.8  | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance |               | 3.4   | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 7.5 Supply Current Characteristics

### 7.5.1 RUN/SLEEP Modes

| puts tied to 0V or VDD | Outputs do not source or sink an | v current All ner | inherals are disabled   |
|------------------------|----------------------------------|-------------------|-------------------------|
|                        |                                  | y current. An per | ipiterais are disabled. |

|                      | PARAMETER                                                         | MCLK  | -40°C   | 25°C    | 85°C    | 105°C   | 125°C   | UNIT   |
|----------------------|-------------------------------------------------------------------|-------|---------|---------|---------|---------|---------|--------|
|                      | PARAMETER                                                         | WICLK | TYP MAX | TYP MAX | TYP MAX | ΤΥΡ ΜΑΧ | TYP MAX | UNIT   |
| RUN Mode             | 9                                                                 |       |         | •       |         |         |         |        |
|                      | MCLK=SYSPLL,                                                      | 80MHz | 8       | 8       | 8       | 8       | 8       |        |
|                      | SYSPLLREF=SYSOSC, CoreMark, execute from flash                    | 48MHz | 5       | 5       | 5       | 5       | 6       |        |
|                      | MCLK=SYSOSC, CoreMark,                                            | 32MHz | 3       | 3       | 4       | 4       | 4       |        |
| חחו                  | execute from flash                                                | 4MHz  | 0.7     | 0.7     | 0.9     | 1       | 1       | mA     |
| IDD <sub>RUN</sub>   | MCLK=SYSPLL,                                                      | 80MHz | 6       | 6       | 6       | 6       | 7       | ША     |
|                      | SYSPLLREF=SYSOSC, CoreMark, execute from SRAM                     | 48MHz | 4       | 4       | 4       | 4       | 5       |        |
|                      | MCLK=SYSOSC, CoreMark,                                            | 32MHz | 3       | 3       | 3       | 3       | 3       |        |
|                      | execute from SRAM                                                 | 4MHz  | 0.6     | 0.6     | 0.8     | 0.9     | 1       |        |
| IDD <sub>RUN</sub> , | MCLK=SYSPLL,<br>SYSPLLREF=SYSOSC, CoreMark,<br>execute from flash | 80MHz | 95      | 96      | 98      | 100     | 105     |        |
| per MHz              | MCLK=SYSPLL,<br>SYSPLLREF=SYSOSC, While(1),<br>execute from flash | 80MHz | 52      | 53      | 55      | 57      | 62      | uA/MHz |
| SLEEP Mo             | ode                                                               |       |         |         |         |         |         |        |
|                      | MCLK=SYSPLL,                                                      | 80MHz | 2711    | 2759    | 2919    | 3079    | 3458    |        |
| IDD <sub>SLEEP</sub> | SYSPLLREF=SYSOSC, CPU is<br>halted                                | 48MHz | 1876    | 1905    | 2063    | 2225    | 2595    | uA     |
|                      | MCLK=SYSOSC, CPU is halted                                        | 32MHz | 1264    | 1294    | 1444    | 1603    | 1976    |        |
|                      |                                                                   | 4MHz  | 434     | 458     | 607     | 766     | 1139    |        |

### 7.5.2 STOP/STANDBY Modes

VDD=3.3V. All inputs tied to 0V or VDD. Outputs do not source or sink any current. All peripherals not noted are disabled.

|                      | DADAMETED                                        |         | -40°C   | 25°C    | 85°C    | 105°C   | 125°C   |      |
|----------------------|--------------------------------------------------|---------|---------|---------|---------|---------|---------|------|
|                      | PARAMETER                                        | ULPCLK  | TYP MAX | UNIT |
| STOP Mod             | le                                               |         |         |         |         |         |         |      |
| IDD <sub>STOP0</sub> | SYSOSC=32MHz,<br>USE4MHZSTOP=0,<br>DISABLESTOP=0 |         | 337     | 341     | 345     | 349     | 359     |      |
| IDD <sub>STOP1</sub> | SYSOSC=4MHz,<br>USE4MHZSTOP=1,<br>DISABLESTOP=0  | - 4MHz  | 176     | 180     | 185     | 189     | 199     | uA   |
| IDD <sub>STOP2</sub> | SYSOSC off, DISABLESTOP=1,<br>ULPCLK=LFCLK       | 32kHz   | 45      | 47      | 50      | 54      | 64      |      |
| STANDBY              | Mode                                             |         |         |         |         |         |         |      |
| IDD <sub>STBY0</sub> | LFCLK=LFXT, STOPCLKSTBY=0,<br>RTC enabled        |         | 1.9     | 2       | 4       | 6.91    | 16      |      |
|                      | LFCLK=LFOSC, STOPCLKSTBY=1,<br>RTC enabled       |         | 1.2     | 1.3     | 3.4     | 6.3     | 15.5    |      |
| IDD <sub>STBY1</sub> | LFCLK=LFXT, STOPCLKSTBY=1,<br>RTC enabled        | - 32kHz | 1.4     | 1.5     | 3.6     | 6.5     | 15.5    | uA   |
|                      | LFCLK=LFXT, STOPCLKSTBY=1,<br>GPIOA enabled      |         | 1.4     | 1.6     | 3.6     | 6.5     | 15.6    |      |



### 7.5.3 SHUTDOWN Mode

All inputs tied to 0V or VDD. Outputs do not source or sink any current. Core regulator is powered down.

|  | PARAMETER           |                                 | VDD         | -40°C   | 25°C    | 85°C    | 105°C   | 125°C   |            |
|--|---------------------|---------------------------------|-------------|---------|---------|---------|---------|---------|------------|
|  |                     |                                 | <b>V</b> 00 | TYP MAX | UNIT<br>nA |
|  | IDD <sub>SHDN</sub> | Supply current in SHUTDOWN mode | 3.3V        | 39      | 78      | 676     | 1625    | 4688    | nA         |

# 7.6 Power Supply Sequencing

### 7.6.1 POR and BOR

over operating free-air temperature range (unless otherwise noted)

|                             | PARAMETER                                       | TEST CONDITIONS                       | MIN  | TYP  | MAX    | UNIT                              |  |
|-----------------------------|-------------------------------------------------|---------------------------------------|------|------|--------|-----------------------------------|--|
|                             |                                                 | Rising                                |      |      | 1      | V/us<br>V/ms<br>V<br>V<br>mV<br>V |  |
| dVDD/dt                     | VDD (supply voltage) slew rate                  | Falling <sup>(2)</sup>                |      |      | 0.01   | v/us                              |  |
|                             |                                                 | Falling, STANDBY                      |      |      | 0.1    | V/ms                              |  |
| V <sub>POR+</sub>           | Power-on reset voltage level                    | Rising <sup>(1)</sup>                 | 1.04 | 1.30 | 1.5    | V                                 |  |
| V <sub>POR-</sub>           | - Fower-on reset voltage level                  | Falling <sup>(1)</sup>                | 0.99 | 1.25 | 1.48   | V                                 |  |
| V <sub>HYS, POR</sub>       | POR hysteresis                                  | (1)                                   | 45   | 58   | 74     | mV                                |  |
| V <sub>BOR0+,</sub><br>cold |                                                 | Cold start, rising <sup>(1)</sup>     | 1.48 | 1.54 | 1.61   |                                   |  |
| V <sub>BOR0+</sub>          | Brown-out reset voltage level 0 (default level) | Rising <sup>(1)</sup> <sup>(2)</sup>  | 1.58 | 1.59 | 1.61   | V                                 |  |
| V <sub>BOR0-</sub>          |                                                 | Falling <sup>(1)</sup> <sup>(2)</sup> | 1.56 | 1.57 | 1.60   |                                   |  |
| VBOR0, STBY                 |                                                 | STANDBY mode <sup>(1)</sup>           | 1.54 | 1.56 | 1.60   |                                   |  |
| V <sub>BOR1+</sub>          |                                                 | Rising <sup>(1) (2)</sup>             | 2.15 | 2.17 | 2.23   |                                   |  |
| V <sub>BOR1-</sub>          | Brown-out-reset voltage level 1                 | Falling <sup>(1) (2)</sup>            | 2.12 | 2.14 | 2.19 V | V                                 |  |
| VBOR1, STBY                 |                                                 | STANDBY mode <sup>(1)</sup>           | 2.06 | 2.13 | 2.20   | 1                                 |  |
| V <sub>BOR2+</sub>          |                                                 | Rising <sup>(1)</sup> <sup>(2)</sup>  | 2.74 | 2.77 | 2.83   |                                   |  |
| V <sub>BOR2-</sub>          | Brown-out-reset voltage level 2                 | Falling <sup>(1) (2)</sup>            | 2.71 | 2.73 | 2.80   | V                                 |  |
| VBOR2, STBY                 |                                                 | STANDBY mode <sup>(1)</sup>           | 2.68 | 2.71 | 2.82   |                                   |  |
| V <sub>BOR3+</sub>          |                                                 | Rising <sup>(1)</sup> <sup>(2)</sup>  | 2.88 | 2.96 | 3.04   |                                   |  |
| V <sub>BOR3-</sub>          | Brown-out-reset voltage level 3                 | Falling <sup>(1) (2)</sup>            | 2.85 | 2.93 | 3.01   | V                                 |  |
| VBOR3, STBY                 |                                                 | STANDBY mode <sup>(1)</sup>           | 2.80 | 2.92 | 3.02   |                                   |  |
|                             | Provin out react hystoresis                     | Level 0 <sup>(1)</sup>                |      | 14   | 18     |                                   |  |
| V <sub>HYS,BOR</sub>        | Brown-out reset hysteresis                      | Levels 1-3 <sup>(1)</sup>             |      | 34   | 38     | 38 mV                             |  |
| Г <sub>РD, BOR</sub>        | BOR propagation delay                           | RUN/SLEEP/STOP<br>mode                |      |      | 10     | us                                |  |
|                             |                                                 | STANDBY mode                          |      |      | 100    | us                                |  |

(1)  $|dVDD/dt| \le 3V/s$ 

(2) Device operating in RUN, SLEEP, or STOP mode.

### 7.6.2 Power Supply Ramp

Figure 7-1 gives the relationship of POR- POR+, BOR0-, and BOR0+ during power-up and power-down.





### Figure 7-1. Power Cycle POR/BOR Conditions

# 7.7 Flash Memory Characteristics

|                              | PARAMETER                                                         | TEST CONDITIONS                                   | MIN  | TYP | MAX | UNIT               |
|------------------------------|-------------------------------------------------------------------|---------------------------------------------------|------|-----|-----|--------------------|
| Supply                       |                                                                   | 1                                                 |      |     |     |                    |
| VDD <sub>PGM/ERASE</sub>     | Program and erase supply voltage                                  |                                                   | 1.62 |     | 3.6 | V                  |
| IDD <sub>ERASE</sub>         | Supply current from VDD during erase operation                    | Supply current delta                              |      |     | 10  | mA                 |
| IDD <sub>PGM</sub>           | Supply current from VDD during program operation                  | Supply current delta                              |      |     | 10  | mA                 |
| Endurance                    |                                                                   | · · · · ·                                         |      |     |     |                    |
| NWEC <sub>(LOWER)</sub>      | Erase/program cycle endurance (lower 32kB flash) <sup>(1)</sup>   |                                                   | 100  |     |     | k cycles           |
| NWEC <sub>(UPPER)</sub>      | Erase/program cycle endurance (remaining flash) <sup>(1)</sup>    |                                                   | 10   |     |     | k cycles           |
| NE <sub>(MAX)</sub>          | Total erase operations before failure <sup>(2)</sup>              |                                                   | 802  |     |     | k erase operations |
| NW <sub>(MAX)</sub>          | Write operations per word line before sector erase <sup>(3)</sup> |                                                   |      |     | 83  | write operations   |
| Retention                    |                                                                   | 1                                                 |      |     |     |                    |
| t <sub>RET_85</sub>          | Flash memory data retention                                       | -40°C <= Tj <= 85°C                               | 60   |     |     | years              |
| t <sub>RET_105</sub>         | Flash memory data retention                                       | -40°C <= Tj <= 105°C                              | 11.4 |     |     | years              |
| Program and Era              | ase Timing                                                        |                                                   |      |     |     |                    |
| t <sub>PROG</sub> (WORD, 64) | Program time for flash word <sup>(4) (6)</sup>                    |                                                   |      | 50  | 275 | μs                 |
| t <sub>PROG</sub> (SEC, 64)  | Program time for 1kB sector <sup>(5)</sup> <sup>(6)</sup>         |                                                   |      | 6.4 |     | ms                 |
| t <sub>ERASE</sub> (SEC)     | Sector erase time                                                 | ≤2k erase/program cycles,<br>T <sub>j</sub> ≥25°C |      | 4   | 20  | ms                 |
| t <sub>ERASE</sub> (SEC)     | Sector erase time                                                 | ≤10k erase/program cycles,<br>Tj≥25°C             |      | 20  | 150 | ms                 |
| t <sub>ERASE</sub> (SEC)     | Sector erase time                                                 | <10k erase/program cycles                         |      | 20  | 200 | ms                 |
| t <sub>ERASE (BANK)</sub>    | Bank erase time                                                   | <10k erase/program cycles                         |      | 22  | 220 | ms                 |

The lower 32kB flash address space supports higher erase/program endurance to enable EEPROM emulation applications. On (1) devices with <=32kB flash memory, the entire flash memory supports NWEC(LOWER) erase/program cycles.

Total number of cumulative erase operations supported by the flash before failure. A sector erase or bank erase operation is (2) considered to be one erase operation.

Maximum number of write operations allowed per word line before the word line must be erased. If additional writes to the same word (3) line are required, a sector erase is required once the maximum number of write operations per word line is reached.

(4) Program time is defined as the time from when the program command is triggered until the command completion interrupt flag is set in the flash controller.



- (5) Sector program time is defined as the time from when the first word program command is triggered until the final word program command completes and the interrupt flag is set in the flash controller. This time includes the time needed for software to load each flash word (after the first flash word) into the flash controller during programming of the sector.
- (6) Flash word size is 64 data bits (8 bytes). On devices with ECC, the total flash word size is 72 bits (64 data bits plus 8 ECC bits).

# 7.8 Timing Characteristics

VDD=3.3V, T<sub>a</sub>=25°C (unless otherwise noted)

|                                 | PARAMETER                                                             | TEST CONDITIONS    | MIN TYP MAX | UNIT |
|---------------------------------|-----------------------------------------------------------------------|--------------------|-------------|------|
| Wakeup                          | Timing                                                                | •                  | ·           |      |
| t <sub>WAKE,</sub><br>SLEEP1    | Wakeup time from SLEEP1 to RUN <sup>(1)</sup>                         |                    | 1.6         | us   |
| t <sub>WAKE,</sub><br>SLEEP2    | Wakeup time from SLEEP2 to RUN <sup>(1)</sup>                         |                    | 2.2         | us   |
| t <sub>WAKE,</sub><br>STANDBY0  | Wakeup time from STANDBY0 to RUN (1)                                  |                    | 22.7        | us   |
| t <sub>WAKE,</sub><br>STANDBY1  | Wakeup time from STANDBY1 to RUN (1)                                  |                    | 22.7        | us   |
| t <sub>WAKE,</sub><br>STOP0     | Wakeup time from STOP0 to RUN<br>(SYSOSC enabled) <sup>(1)</sup>      |                    | 19.7        | us   |
| t <sub>WAKE,</sub><br>STOP1     | Wakeup time from STOP1 to RUN<br>(SYSOSC enabled) <sup>(1)</sup>      |                    | 21.2        | us   |
| t <sub>WAKE,</sub><br>STOP2     | Wakeup time from STOP2 to RUN<br>(SYSOSC disabled) <sup>(1)</sup>     |                    | 20.5        |      |
| t <sub>WAKEUP,</sub>            | Wakeup time from SHUTDOWN to                                          | Fast boot enabled  | 250         | us   |
| SHDN                            | RUN <sup>(2)</sup>                                                    | Fast boot disabled | 270         |      |
| Asynchr                         | onous Fast Clock Request Timing                                       |                    |             |      |
| t <sub>DELAY,</sub><br>SLEEP1   | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is SLEEP1     | 0.34        | us   |
| t <sub>DELAY,</sub><br>SLEEP2   | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is SLEEP2     | 0.95        | us   |
| t <sub>DELAY,</sub><br>STANDBY0 | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is STANDBY0   | 3.1         | us   |
| t <sub>DELAY,</sub><br>STANDBY1 | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is STANDBY1   | 3.2         | us   |
| t <sub>DELAY,</sub><br>STOP0    | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is STOP0      | 1.0         | us   |
| t <sub>DELAY,</sub><br>STOP1    | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is STOP1      | 2.4         | us   |
| t <sub>DELAY,</sub><br>STOP2    | Delay time from edge of asynchronous request to first 32MHz MCLK edge | Mode is STOP2      | 1.0         | us   |
| Startup 7                       | Fiming                                                                | -                  | ·           |      |
| t <sub>START,</sub>             | Device cold startup time from reset/<br>power-up <sup>(3)</sup>       | Fast boot enabled  | 271         | us   |
| RESET                           |                                                                       | Fast boot disabled | 318         |      |
| NRST Ti                         | ming                                                                  |                    | 1           |      |
| t <sub>RST,</sub>               | Pulse length on NRST pin to generate<br>BOOTRST                       | ULPCLK≥4MHz        | 1.5         | us   |
| BOOTRST                         |                                                                       | ULPCLK=32kHz       | 100         |      |
| t <sub>rst, por</sub>           | Pulse length on NRST pin to generate POR                              |                    | 1           | s    |
|                                 |                                                                       |                    |             |      |

(1) The wake-up time is measured from the edge of an external wake-up signal (GPIO wake-up event) to the time that the first instruction of the user program is executed, with glitch filter disabled (FILTEREN=0x0) and fast wake enabled (FASTWAKEONLY=1).

(2) The wake-up time is measured from the edge of an external wake-up signal (IOMUX wake-up event) to the time that first instruction of the user program is executed.



(3) The start-up time is measured from the time that VDD crosses VBOR0- (cold start-up) to the time that the first instruction of the user program is executed.

# 7.9 Clock Specifications

### 7.9.1 System Oscillator (SYSOSC)

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                                                                                                                                    | TEST CONDITIONS                                                                           | MIN   | TYP | MAX  | UNIT |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------|-----|------|------|
|                     |                                                                                                                                                              | SYSOSCCFG.FREQ=00 (BASE)                                                                  |       | 32  |      |      |
|                     | Factory trimmed SYSOSC frequency                                                                                                                             | SYSOSCCFG.FREQ=01                                                                         |       | 4   |      |      |
| f <sub>sysosc</sub> |                                                                                                                                                              | SYSOSCCFG.FREQ=10,<br>SYSOSCTRIMUSER.FREQ=10                                              |       | 24  |      | MHz  |
|                     | User trimmed SYSOSC frequency                                                                                                                                | SYSOSCCFG.FREQ=10,<br>SYSOSCTRIMUSER.FREQ=01                                              |       | 16  |      |      |
|                     | SYSOSC frequency accuracy when                                                                                                                               | SETUSEFCL=1, T <sub>a</sub> = 25 °C                                                       | -0.41 |     | 0.58 |      |
|                     | frequency correction loop (FCL) is                                                                                                                           | SETUSEFCL=1, -40 °C $\leq$ T <sub>a</sub> $\leq$ 85 °C                                    | -0.80 |     | 0.93 | %    |
|                     | enabled and an ideal ROSC resistor is assumed <sup>(1) (2)</sup>                                                                                             | SETUSEFCL=1, -40 °C $\leq$ T <sub>a</sub> $\leq$ 105 °C                                   | -0.80 |     | 1.09 | 70   |
|                     | assumed (1)(-)                                                                                                                                               | SETUSEFCL=1, -40 °C $\leq$ T <sub>a</sub> $\leq$ 125 °C                                   | -0.80 |     | 1.30 |      |
|                     | SYSOSC accuracy when frequency correction loop (FCL) is enabled with $R_{OSC}$ resistor put at $R_{OSC}$ pin, for factory trimmed frequencies <sup>(1)</sup> | SETUSEFCL=1, T <sub>a</sub> = 25 °C, ±0.1%<br>±25ppm R <sub>OSC</sub>                     | -0.5  |     | 0.7  |      |
|                     |                                                                                                                                                              | SETUSEFCL=1, -40 °C $\leq$ T <sub>a</sub> $\leq$ 85 °C, ±0.1% ±25ppm R <sub>OSC</sub>     | -1.1  |     | 1.2  |      |
| f <sub>sysosc</sub> |                                                                                                                                                              | SETUSEFCL=1, -40 °C $\leq$ T <sub>a</sub> $\leq$ 85 °C, ±0.1% ±25ppm R <sub>OSC</sub>     | -1.1  |     | 1.2  | %    |
|                     |                                                                                                                                                              | SETUSEFCL=1, -40 °C $\leq$ T <sub>a</sub> $\leq$ 105 °C, ±0.1% ±25ppm R <sub>OSC</sub>    | -1.1  |     | 1.4  |      |
|                     |                                                                                                                                                              | SETUSEFCL=1, -40 °C $\leq$ T <sub>a</sub> $\leq$ 125 °C,<br>±0.1% ±25ppm R <sub>OSC</sub> | -1.1  |     | 1.7  |      |
|                     | SYSOSC accuracy when frequency correction loop (FCL) is disabled, 32MHz                                                                                      | SETUSEFCL=0,<br>SYSOSCCFG.FREQ=00, -40 °C $\leq T_a \leq$ 125 °C                          | -2.6  |     | 1.8  | %    |
|                     | SYSOSC accuracy when frequency<br>correction loop (FCL) is disabled, for<br>factory trimmed frequencies, 4MHz                                                | SETUSEFCL=0,<br>SYSOSCCFG.FREQ=01, -40 °C ≤ T <sub>a</sub> ≤<br>125 °C                    | -2.7  |     | 2.3  | %    |
| f <sub>sysosc</sub> | External resistor put between ROSC pin and VSS <sup>(1)</sup>                                                                                                | SETUSEFCL=1                                                                               |       | 100 |      | kΩ   |
| SYSOSC              | Settling time to target accuracy <sup>(3)</sup>                                                                                                              | SETUSEFCL=1, ±0.1% 25ppm R <sub>OSC</sub> <sup>(1)</sup>                                  |       |     | 30   | us   |
| f <sub>sysosc</sub> | $f_{SYSOSC}$ additional undershoot accuracy during $t_{settle} ^{(3)}$                                                                                       | SETUSEFCL=1, ±0.1% 25ppm R <sub>OSC</sub> <sup>(1)</sup>                                  | -11   |     |      | %    |

(1) The SYSOSC frequency correction loop (FCL) enables high SYSOSC accuracy via an external reference resistor (R<sub>OSC</sub>) which must be connected between the device ROSC pin and VSS when using the FCL. Accuracies are shown for a ±0.1% ±25ppm R<sub>OSC</sub>; relaxed tolerance resistors may also be used (with reduced SYSOSC accuracy). See the SYSOSC section of the technical reference manual for details on computing SYSOSC accuracy for various R<sub>OSC</sub> accuracies. R<sub>OSC</sub> does not need to be populated if the FCL is not enabled.

(2) Represents the device accuracy only. The tolerance and temperature drift of the ROSC resistor used must be combined with this spec to determine final accuracy. Performance for a ±0.1% ±25ppm R<sub>OSC</sub> is given as a reference point.

(3) When SYSOSC is waking up (for example, when exiting a low power mode) and FCL is enabled, the SYSOSC will initially undershoot the target frequency f<sub>SYSOSC</sub> by an additional error of up to f<sub>settle,SYSOSC</sub> for the time t<sub>settle,SYSOSC</sub>, after which the target accuracy is achieved.



### 7.9.2 Low Frequency Oscillator (LFOSC)

over operating free-air temperature range (unless otherwise noted)

|                              | PARAMETER                 | TEST CONDITIONS                  | MIN | TYP   | MAX | UNIT |
|------------------------------|---------------------------|----------------------------------|-----|-------|-----|------|
| f <sub>LFOSC</sub>           | LFOSC frequency           |                                  |     | 32768 |     | Hz   |
|                              | LFOSC accuracy            | -40 °C ≤ T <sub>a</sub> ≤ 125 °C | -5  |       | 5   | %    |
|                              |                           | -40 °C ≤ T <sub>a</sub> ≤ 85 °C  | -3  |       | 3   | %    |
| I <sub>LFOSC</sub>           | LFOSC current consumption |                                  |     | 300   |     | nA   |
| t <sub>start,</sub><br>LFOSC | LFOSC start-up time       |                                  |     | 1.7   |     | ms   |

### 7.9.3 System Phase Lock Loop (SYSPLL)

over operating free-air temperature range (unless otherwise noted)

|                            | PARAMETER                                    | TEST CONDITIONS                                                                                    | MIN | TYP | MAX | UNIT  |
|----------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| f <sub>SYSPLLREF</sub>     | SYSPLL reference frequency range             |                                                                                                    | 4   |     | 48  | MHz   |
| f <sub>VCO</sub>           | VCO output frequency                         |                                                                                                    | 60  |     | 400 | MHz   |
| £                          | SYSPLL output frequency range <sup>(1)</sup> | SYSPLLCLK0, SYSPLLCLK1                                                                             | 1   |     | 200 | N411- |
| <b>Í</b> SYSPLL            |                                              | SYSPLLCLK2X                                                                                        | 4   |     | 800 | MHz   |
| DC <sub>PLL</sub>          | SYSPLL output duty cycle                     | f <sub>SYSPLLREF</sub> =32MHz, f <sub>VCO</sub> =160MHz                                            | 45  | 50  | 55  | %     |
| 1:44 - 11                  | SYSPLL RMS cycle-to-cycle jitter             |                                                                                                    |     | 24  |     |       |
| Jitter <sub>SYSPLL</sub>   | SYSPLL RMS period jitter                     | -f <sub>SYSPLLREF</sub> =32MHz, f <sub>VCO</sub> =160MHz                                           |     | 16  |     | ps    |
| ISYSPLL                    | SYSPLL current consumption                   | f <sub>SYSPLLREF</sub> =32MHz, f <sub>VCO</sub> =160MHz                                            |     | 316 |     | uA    |
| t <sub>start, SYSPLL</sub> | SYSPLL start-up time                         | $f_{\text{SYSPLLREF}}\text{=}32\text{MHz}, f_{\text{VCO}}\text{=}160\text{MHz}, \pm0.5\%$ accuracy |     | 6   | 14  | us    |

(1) The SYSPLL may support higher output frequencies than the device clock system supports. Ensure that the device maximum frequency specifications are not violated when configuring the SYSPLL output frequencies.

### 7.9.4 Low Frequency Crystal/Clock

over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                            | TEST CONDITIONS      | MIN   | TYP   | MAX   | UNIT |
|--------------------------|------------------------------------------------------|----------------------|-------|-------|-------|------|
| Low freq                 | uency crystal oscillator (LFXT)                      |                      | I     |       |       |      |
| f <sub>LFXT</sub>        | LFXT frequency                                       |                      |       | 32768 |       | Hz   |
| DC <sub>LFXT</sub>       | LFXT duty cycle                                      |                      | 30    |       | 70    | %    |
| OA <sub>LFXT</sub>       | LFXT crystal oscillation allowance                   |                      |       | 200   |       | kΩ   |
| C <sub>L, eff</sub>      | Integrated effective load capacitance <sup>(1)</sup> |                      |       | 1     |       | pF   |
| t <sub>start, LFXT</sub> | LFXT start-up time                                   |                      |       | 1000  |       | ms   |
| I <sub>LFXT</sub>        | LFXT current consumption                             | XT1DRIVE=0, LOWCAP=1 |       | 200   |       | nA   |
| Low freq                 | uency digital clock input (LFCLK_IN)                 |                      |       |       |       |      |
| f <sub>LFIN</sub>        | LFCLK_IN frequency <sup>(2)</sup>                    | SETUSEEXLF=1         | 29491 | 32768 | 36045 | Hz   |
| DC <sub>LFIN</sub>       | LFCLK_IN duty cycle <sup>(2)</sup>                   | SETUSEEXLF=1         | 40    |       | 60    | %    |
| LFCLK M                  | lonitor                                              | ·                    |       |       | U     |      |
| f <sub>FAULTLF</sub>     | LFCLK monitor fault frequency <sup>(3)</sup>         | MONITOR=1            | 2800  | 4200  | 8400  | Hz   |

(1) This includes parasitic bond and package capacitance ( $\approx$ 2pF per pin), calculated as C<sub>LFXIN</sub>×C<sub>LFXOUT</sub>/(C<sub>LFXIN</sub>+C<sub>LFXOUT</sub>), where C<sub>LFXIN</sub> and C<sub>LFXOUT</sub> are the total capacitance at LFXIN and LFXOUT, respectively.

(2) The digital clock input (LFCLK\_IN) accepts a logic level square wave clock.

(3) The LFCLK monitor may be used to monitor the LFXT or LFCLK\_IN. It will always fault below the MIN fault frequency, and will never fault above the MAX fault frequency.



### 7.9.5 High Frequency Crystal/Clock

over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                            | TEST CONDITIONS                                                                                                 | MIN   | TYP | MAX | UNIT   |
|--------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------|-----|-----|--------|
| High frea                | uency crystal oscillator (HFXT)                      | -                                                                                                               |       |     |     |        |
|                          |                                                      | HFXTRSEL=00                                                                                                     | 4     |     | 8   |        |
| £                        |                                                      | HFXTRSEL=01                                                                                                     | 8.01  |     | 16  | N 41 I |
| f <sub>HFXT</sub>        | HFXT frequency                                       | HFXTRSEL=10                                                                                                     | 16.01 |     | 32  | MHz    |
|                          |                                                      | HFXTRSEL=11                                                                                                     | 32.01 |     | 48  |        |
| DC <sub>HFXT</sub>       | HFXT duty cycle                                      | HFXTRSEL=00                                                                                                     | 40    |     | 65  |        |
|                          |                                                      | HFXTRSEL=01                                                                                                     | 40    |     | 60  | %      |
|                          |                                                      | HFXTRSEL=10                                                                                                     | 40    |     | 60  |        |
|                          |                                                      | HFXTRSEL=11                                                                                                     | 40    |     | 60  |        |
| OA <sub>HFXT</sub>       | HFXT crystal oscillation allowance                   | HFXTRSEL=00 (4 to 8MHz range)                                                                                   |       | 2   |     | kΩ     |
| C <sub>L, eff</sub>      | Integrated effective load capacitance <sup>(1)</sup> |                                                                                                                 |       | 1   |     | pF     |
| t <sub>start, HFXT</sub> | HFXT start-up time <sup>(2)</sup>                    | HFXTRSEL=11, 32MHz crystal                                                                                      |       | 0.5 |     | ms     |
|                          |                                                      | $f_{HFXT}$ =4MHz, $R_m$ =300 $\Omega$ , $C_L$ =12pF                                                             |       | 75  |     |        |
| I <sub>HFXT</sub>        | HFXT current consumption <sup>(2)</sup>              | $f_{HFXT}$ =48MHz, R <sub>m</sub> =30Ω, C <sub>L</sub> =12pF,<br>C <sub>m</sub> =6.26fF, L <sub>m</sub> =1.76mH |       | 600 |     | uA     |
| High frec                | uency digital clock input (HFCLK_IN)                 |                                                                                                                 |       |     |     |        |
| f <sub>HFIN</sub>        | HFCLK_IN frequency <sup>(3)</sup>                    | USEEXTHFCLK=1                                                                                                   | 4     |     | 48  | MHz    |
| DC <sub>HFIN</sub>       | HFCLK_IN duty cycle <sup>(3)</sup>                   | USEEXTHFCLK=1                                                                                                   | 40    |     | 60  | %      |

(1) This includes parasitic bond and package capacitance (≈2pF per pin), calculated as C<sub>HFXIN</sub>×C<sub>HFXOUT</sub>/(C<sub>HFXIN</sub>+C<sub>HFXOUT</sub>), where C<sub>HFXIN</sub> and C<sub>HFXOUT</sub> are the total capacitance at HFXIN and HFXOUT, respectively.

(2) The HFXT startup time (t<sub>start, HFXT</sub>) is measured from the time the HFXT is enabled until stable oscillation for a typical crystal. Start-up time is dependent upon crystal frequency and crystal specifications. Refer to the HFXT section of the MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual Current consumption increases with higher RSEL and start up time is decreases with higher RSEL.

(3) The digital clock input (HFCLK\_IN) accepts a logic level square wave clock.

# 7.10 Digital IO

#### 7.10.1 Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                 |                                | TEST CONDITIONS | MIN      | TYP | MAX     | UNIT |
|------------------|---------------------------|--------------------------------|-----------------|----------|-----|---------|------|
|                  |                           |                                | VDD≥1.62V       | 0.7*VDD  |     | 5.5     | V    |
| VIH              | High level input voltage  |                                | VDD≥2.7V        | 2        |     | 5.5     | V    |
| • 10             | Thigh level input voltage | All I/O except<br>ODIO & Reset | VDD≥1.62V       | 0.7*VDD  |     | VDD+0.3 | V    |
|                  | Low level input voltage   | ODIO                           | VDD≥1.62V       | -0.3     |     | 0.3*VDD | V    |
| VIL              |                           | ODIO                           | VDD≥2.7V        | -0.3     |     | 0.8     | V    |
| νIL              |                           | All I/O except<br>ODIO & Reset | VDD≥1.62V       | -0.3     |     | 0.3*VDD | V    |
|                  |                           | ODIO                           |                 | 0.05*VDD |     |         | V    |
| V <sub>HYS</sub> | Hysteresis                | All I/O except<br>ODIO         |                 | 0.1*VDD  |     |         | V    |
| l <sub>lkg</sub> | High-Z leakage current    | SDIO <sup>(2) (3)</sup>        |                 |          |     | 50      | nA   |
| R <sub>PU</sub>  | Pull up resistance        | All I/O except<br>ODIO         |                 |          | 40  |         | kΩ   |
| R <sub>PD</sub>  | Pull down resistance      |                                |                 |          | 40  |         | kΩ   |
| CI               | Input capacitance         |                                |                 |          | 5   |         | pF   |



#### 7.10.1 Electrical Characteristics (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                 |                                                                                                                                                                                                   | TEST CONDITIONS                                                                                                                                                                                                                                         | MIN      | TYP | MAX | UNIT |
|-----------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----|-----|------|
|                 |                           | SDIO                                                                                                                                                                                              | VDD≥2.7V,  I <sub>IO</sub>   <sub>,max</sub> =6mA<br>VDD≥1.71V,  I <sub>IO</sub>   <sub>,max</sub> =2mA<br>VDD≥1.62V,  I <sub>IO</sub>   <sub>,max</sub> =1.5mA<br>-40 °C ≤T <sub>J</sub> ≤25 °C                                                        | VDD-0.4  |     |     |      |
|                 |                           | VDD≥2.7V,  I <sub>IO</sub>   <sub>,max</sub> =6mA<br>VDD≥1.71V,  I <sub>IO</sub>   <sub>,max</sub> =2mA<br>VDD≥1.62V,  I <sub>IO</sub>   <sub>,max</sub> =1.5mA<br>-40 °C ≤T <sub>J</sub> ≤130 °C | VDD-0.45                                                                                                                                                                                                                                                |          |     |     |      |
|                 |                           |                                                                                                                                                                                                   | VDD≥2.7V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =6mA<br>VDD≥1.71V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =3mA<br>VDD≥1.62V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =2mA<br>-40 °C ≤Tj≤25 °C                                                  | VDD-0.4  |     |     |      |
| V <sub>OH</sub> | High level output voltage | HSIO                                                                                                                                                                                              | VDD≥2.7V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =6mA<br>VDD≥1.71V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =3mA<br>VDD≥1.62V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =2mA<br>-40 °C ≤T <sub>J</sub> ≤130 °C                                    | VDD-0.4  |     |     | V    |
|                 | HDI                       | nsio                                                                                                                                                                                              | $ \begin{array}{l} \label{eq:VDD} VDD \ge 2.7V, DRV = 0, \  I_{IO} _{max} = 4mA \\ VDD \ge 1.71V, \ DRV = 0, \  I_{IO} _{max} = 2mA \\ VDD \ge 1.62V, \ DRV = 0, \  I_{IO} _{max} = 1.5mA \\ -40 \ ^{\circ}C \le T_{j} \le 25 \ ^{\circ}C \end{array} $ | VDD-0.45 |     |     |      |
|                 |                           |                                                                                                                                                                                                   | VDD≥2.7V, DRV=0,  I <sub>IO</sub>   <sub>,max</sub> =4mA<br>VDD≥1.71V, DRV=0,  I <sub>IO</sub>   <sub>,max</sub> =2mA<br>VDD≥1.62V,  I <sub>IO</sub>   <sub>,max</sub> =1.5mA<br>-40 °C ≤Tj≤130 °C                                                      | VDD-0.45 |     |     |      |
|                 |                           |                                                                                                                                                                                                   | VDD≥2.7V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =20mA<br>VDD≥1.71V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =10mA                                                                                                                                 | VDD-0.4  |     |     |      |
|                 |                           |                                                                                                                                                                                                   | VDD≥2.7V, DRV=0,  I <sub>IO</sub>   <sub>,max</sub> =6mA<br>VDD≥1.71V, DRV=0,  I <sub>IO</sub>   <sub>,max</sub> =2mA                                                                                                                                   | VDD-0.4  |     |     |      |



#### 7.10.1 Electrical Characteristics (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                |      | TEST CONDITIONS                                                                                                                                                                                                                                                                                                               | MIN | TYP | MAX  | UNIT |
|-----------------|--------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
|                 |                          | SDIO | VDD≥2.7V,  I <sub>IO</sub>   <sub>,max</sub> =6mA<br>VDD≥1.71V,  I <sub>IO</sub>   <sub>,max</sub> =2mA<br>VDD≥1.62V,  I <sub>IO</sub>   <sub>,max</sub> =1.5mA<br>-40 °C ≤T <sub>J</sub> ≤25 °C                                                                                                                              |     |     | 0.4  |      |
|                 |                          | SDIO | $\begin{array}{c} \mbox{VDD}{\geq}2.7\mbox{V}, \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \$                                                                                                                                                                                                                                         |     |     | 0.45 |      |
|                 |                          | HSIO | $\begin{array}{c} \mbox{VDD}{\geq}2.7\mbox{V},\mbox{DRV}{=}1,\mbox{ I}_{IO} ,\mbox{max}{=}6\mbox{mA}\\ \mbox{VDD}{\geq}1.7\mbox{IV},\mbox{DRV}{=}1,\mbox{ I}_{IO} ,\mbox{max}{=}2\mbox{mA}\\ \mbox{VDD}{\geq}1.6\mbox{2V},\mbox{DRV}{=}1,\mbox{ I}_{IO} ,\mbox{max}{=}2\mbox{mA}\\ \mbox{T}_{j}{\leq}85\mbox{°C} \end{array}$ |     |     | 0.4  |      |
|                 |                          | HSIO | VDD≥2.7V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =6mA<br>VDD≥1.71V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =3mA<br>VDD≥1.62V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =2mA<br>-40 °C ≤T <sub>J</sub> ≤130 °C                                                                                                          |     |     | 0.45 |      |
| V <sub>OL</sub> | Low level output voltage | HSIO | VDD≥2.7V, DRV=0,  I <sub>IO</sub>   <sub>,max</sub> =4mA<br>VDD≥1.71V, DRV=0,  I <sub>IO</sub>   <sub>,max</sub> =2mA<br>VDD≥1.62V, DRV=0,  I <sub>IO</sub>   <sub>,max</sub> =1.5mA<br>T <sub>j</sub> ≤85 °C                                                                                                                 |     |     | 0.4  | V    |
|                 |                          | HSIO | VDD≥2.7V, DRV=0,  I <sub>IO</sub>  , <sub>max</sub> =4mA<br>VDD≥1.71V, DRV=0,  I <sub>IO</sub>  , <sub>max</sub> =2mA<br>VDD≥1.62V, DRV=0,  I <sub>IO</sub>  , <sub>max</sub> =1.5mA<br>-40 °C ≤T <sub>J</sub> ≤130 °C                                                                                                        |     |     | 0.45 |      |
|                 |                          | HDIO | VDD≥2.7V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =20mA<br>VDD≥1.71V, DRV=1,  I <sub>IO</sub>   <sub>,max</sub> =10mA                                                                                                                                                                                                       |     |     | 0.4  |      |
|                 |                          | HDIO | VDD≥2.7V, DRV=0,  I <sub>IO</sub>   <sub>,max</sub> =6mA<br>VDD≥1.71V, DRV=0,  I <sub>IO</sub>   <sub>,max</sub> =2mA                                                                                                                                                                                                         |     |     | 0.4  |      |
|                 |                          | ODIO | VDD≥2.7V, I <sub>OL,max</sub> =8mA<br>VDD≥1.71V, I <sub>OL,max</sub> =4mA<br>-40 °C ≤Tj≤25 °C                                                                                                                                                                                                                                 |     |     | 0.4  |      |
|                 |                          | ODIO | VDD≥2.7V, I <sub>OL,max</sub> =8mA<br>VDD≥1.71V, I <sub>OL,max</sub> =4mA<br>-40 °C ≤Tj≤130 °C                                                                                                                                                                                                                                |     |     | 0.45 |      |

(1) I/O Types: ODIO = 5V Tolerant Open-Drain , SDIO = Standard-Drive , HSIO = High-Speed

(2) The leakage current is measured with VSS or VDD applied to the corresponding pin(s), unless otherwise noted.

(3) The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is disabled.

#### 7.10.2 Switching Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                | PARAMETER             |                                                      | TEST CONDITIONS                | MIN | TYP | MAX                  | UNIT |
|--------------------------------|-----------------------|------------------------------------------------------|--------------------------------|-----|-----|----------------------|------|
|                                |                       | SDIO                                                 | $VDD \ge 1.71V, C_L = 20pF$    |     |     | 16                   |      |
|                                |                       | 3010                                                 | VDD ≥ 2.7V, CL= 20pF           |     |     | 32                   |      |
|                                |                       | VDD ≥ 1.71V, DRV = 0, CL= 20pF                       |                                |     | 16  |                      |      |
|                                |                       | HSIO                                                 | VDD ≥ 1.71V, DRV = 1, CL= 20pF |     |     | 24                   |      |
| f <sub>max</sub>               | Port output frequency | utput frequency                                      | VDD ≥ 2.7V, DRV = 0, CL= 20pF  |     |     | 32                   | MHz  |
|                                |                       |                                                      | VDD ≥ 2.7V, DRV = 1, CL= 20pF  |     |     | 40                   |      |
|                                |                       |                                                      | VDD ≥ 1.71V, DRV = 0, CL= 20pF |     |     | 16                   |      |
|                                |                       | HDIO                                                 | VDD ≥ 2.7V, DRV = 0, CL= 20pF  |     |     | 20                   |      |
|                                | ODI                   | ODIO VDD ≥ 1.71V, FM <sup>+</sup> , CL= 20pF - 100pF |                                |     | 1   |                      |      |
| t <sub>r</sub> ,t <sub>f</sub> | Output rise/fall time | All output ports except ODIO                         | VDD ≥ 1.71V                    |     |     | 0.3*f <sub>max</sub> | s    |

**ADVANCE INFORMATION** 



#### 7.10.2 Switching Characteristics (continued)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER        |      | TEST CONDITIONS                               | MIN        | TYP MA | X UNIT |
|----------------|------------------|------|-----------------------------------------------|------------|--------|--------|
| t <sub>f</sub> | Output fall time | ODIO | VDD ≥ 1.71V, FM <sup>+</sup> , CL= 20pF-100pF | 20*VDD/5.5 | 12     | 0 ns   |

### 7.11 Analog Mux VBOOST

over operating free-air temperature range (unless otherwise noted)

|                                        | PARAMETER                                                | TEST CONDITIONS         | MIN | TYP | MAX | UNIT |
|----------------------------------------|----------------------------------------------------------|-------------------------|-----|-----|-----|------|
| I <sub>VBST</sub> VBOOST current adder |                                                          | MCLK/ULPCLK is<br>LFCLK |     | 0.8 |     |      |
|                                        | MCLK/ULPCLK is<br>not LFCLK, SYSOSC<br>frequency is 4MHz |                         | 8.5 |     | uA  |      |
| t <sub>START,VBST</sub>                | VBOOST startup time                                      |                         |     | 12  |     | us   |

# 7.12 ADC

### 7.12.1 Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted), all TYP values are measured at 25°C and all accuracy parameters are measured using 12-bit resolution mode (unless otherwise noted)

|                        | PARAMETER                                          | TEST CONDITIONS                                                                                                                                                                                | MIN  | TYP   | MAX  | UNIT |
|------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| Vin <sub>(ADC)</sub>   | Analog input voltage range <sup>(1)</sup>          | Applies to all ADC analog input pins                                                                                                                                                           | 0    |       | VDD  | V    |
|                        |                                                    | V <sub>R+</sub> sourced from VDD                                                                                                                                                               |      | VDD   |      | V    |
| V <sub>R+</sub>        | Positive ADC reference voltage                     | V <sub>R+</sub> sourced from external reference pin (VREF+)                                                                                                                                    | 1.4  |       | VDD  | V    |
|                        |                                                    | V <sub>R+</sub> sourced from internal reference (VREF)                                                                                                                                         |      | VREF  |      | V    |
| V <sub>R-</sub>        | Negative ADC reference voltage                     |                                                                                                                                                                                                |      | 0     |      | V    |
|                        |                                                    | RES = 0x0 (12-bit mode)                                                                                                                                                                        |      |       | 4.0  |      |
| Fs                     | ADC sampling frequency                             | RES = 0x1 (10-bit mode)                                                                                                                                                                        |      |       | 4.36 | Msps |
|                        |                                                    | RES = 0x2 (8-bit mode)                                                                                                                                                                         |      |       | 5.33 |      |
| (ADC)                  | Operating supply current<br>into VDD terminal      | F <sub>S</sub> = 4MSPS, V <sub>R+</sub> = VDD                                                                                                                                                  |      | 1456  |      | μA   |
| C <sub>S/H</sub>       | ADC sample-and-hold capacitance                    |                                                                                                                                                                                                |      | 3.3   |      | pF   |
| Rin                    | ADC input resistance                               |                                                                                                                                                                                                |      | 0.5   |      | kΩ   |
|                        | Effective number of bits                           | External reference <sup>(2)</sup>                                                                                                                                                              |      | 11.1  |      |      |
| ENOB                   |                                                    | External reference <sup>(4)</sup> , HW Averaging Enabled, 16 Samples and 2bit shift                                                                                                            |      | 12.4  |      | bit  |
|                        |                                                    | Internal reference, V <sub>R+</sub> = VREF = 2.5V                                                                                                                                              |      | 10.16 |      |      |
|                        | Signal-to-noise ratio                              | External reference <sup>(2)</sup>                                                                                                                                                              |      | 69    |      |      |
| SNR                    |                                                    | External reference <sup>(4)</sup> , HW Averaging Enabled, 16 Samples and 2bit shift                                                                                                            |      | 79    |      | dB   |
|                        |                                                    | Internal reference, V <sub>R+</sub> = VREF = 2.5V                                                                                                                                              |      | 63.1  |      |      |
|                        |                                                    | External reference <sup>(2)</sup> , VDD = VDD <sub>(min)</sub> to VDD <sub>(max)</sub>                                                                                                         |      | 62    |      |      |
| PSRR <sub>DC</sub>     | Power supply rejection ratio, DC                   | $ \begin{array}{l} \text{VDD} = \text{VDD}_{(\text{min})} \text{ to } \text{VDD}_{(\text{max})} \\ \text{Internal reference, } \text{V}_{\text{R+}} = \text{VREF} = 2.5 \text{V} \end{array} $ |      | 64.2  |      | dB   |
|                        |                                                    | External reference <sup>(2)</sup> , $\Delta VDD = 0.1 V$ at 1 kHz                                                                                                                              |      | 60    |      |      |
| PSRR <sub>AC</sub>     | Power supply rejection ratio, AC                   | $\Delta$ VDD = 0.1 V at 1 kHz<br>Internal reference, V <sub>R+</sub> = VREF = 2.5V                                                                                                             |      | 55.5  |      | dB   |
| T <sub>wakeup</sub>    | ADC Wakeup Time                                    | Assumes internal reference is active                                                                                                                                                           |      | 1.22  |      | us   |
| V <sub>SupplyMon</sub> | Supply Monitor voltage divider<br>(VDD/3) accuracy | ADC input channel: Supply Monitor <sup>(3)</sup>                                                                                                                                               | -1.5 |       | 1.5  | %    |
| SupplyMon              | Supply Monitor voltage divider current consumption | ADC input channel: Supply Monitor                                                                                                                                                              |      | 9.7   |      | uA   |

(1) The analog input voltage range must be within the selected ADC reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results.

(2) All external reference specifications are measured with  $V_{R+} = VREF + = VDD = 3.3V$  and  $V_{R-} = VREF - = VSS = 0V$ 



**ADVANCE INFORMATION** 

(3) Analog power supply monitor. Analog input on channel 15 is disconnected and is internally connected to the voltage divider which is VDD/3.

### 7.12.2 Switching Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                               | PARAMETER                                      |                | TEST CONDITIONS                              | MIN  | TYP | MAX | UNIT             |
|-------------------------------|------------------------------------------------|----------------|----------------------------------------------|------|-----|-----|------------------|
| f <sub>ADCCLK</sub>           | ADC clock frequency                            |                |                                              | 4    |     | 48  | MHz              |
| t <sub>ADC trigger</sub>      | Software trigger minimum width                 |                |                                              | 3    |     |     | ADCCLK<br>cycles |
| t <sub>Sample</sub>           | Sampling time without OPA                      | 12-bit mode, R | <sub>S</sub> = 50Ω, C <sub>pext</sub> = 10pF | 62.5 |     |     | ns               |
| +                             | Sampling time with OPA <sup>(1)</sup>          | 10.1.1.        | GBW = 0x1, PGA gain = x1                     | 0.25 |     |     | μs               |
| t <sub>Sample_</sub> PGA      |                                                | 12-bit mode    | GBW = 0x1, PGA gain = x32                    | 2    |     |     | μs               |
| t <sub>Sample_DAC</sub>       | Sampling time with DAC as input <sup>(2)</sup> |                |                                              | 0.5  |     |     | μs               |
| t <sub>Sample_GPAMP</sub>     | Sampling time with GPAMP                       |                |                                              | 1.88 |     |     | μs               |
| t <sub>Sample_SupplyMon</sub> | Sample time with Supply Monitor (VDD/3)        |                |                                              | 2.38 |     |     | μs               |

(1) Only applies for devices with OPA

(2) Only applies for devices with DAC

#### 7.12.3 Linearity Parameters

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted), all TYP values are measured at 25°C and all linearity parameters are measured using 12-bit resolution mode (unless otherwise noted) <sup>(1)</sup>

| PARAMETER      |                                                                   | TEST CONDITIONS                                  |                                   | MIN  | TYP M | AX  | UNIT |  |  |
|----------------|-------------------------------------------------------------------|--------------------------------------------------|-----------------------------------|------|-------|-----|------|--|--|
| EI             | Integral linearity error (INL)                                    | External reference (2)                           | External reference (2)            | -2.0 | +     | 2.0 | LSB  |  |  |
| E <sub>D</sub> | Differential linearity error (DNL)<br>Guaranteed no missing codes | External reference <sup>(2)</sup>                | External reference <sup>(2)</sup> | -1.0 | +     | 1.0 | LSB  |  |  |
| E .            | Offset error                                                      | External reference <sup>(2)</sup>                |                                   | -3   |       | 3   | mV   |  |  |
| Eo             |                                                                   | nternal reference, V <sub>R+</sub> = VREF = 2.5V |                                   | -3   |       | 3   | mV   |  |  |
| E <sub>G</sub> | Gain error                                                        | External reference <sup>(2)</sup>                |                                   | -3   |       | 3   | LSB  |  |  |

(1) Total Unadjusted Error (TUE) can be calculated from  $E_I$ ,  $E_O$ , and  $E_G$  using the following formula: TUE =  $\sqrt{(E_I^2 + |E_O|^2 + E_G^2)}$ Note: You must convert all of the errors into the same unit, usually LSB, for the above equation to be accurate

(2) All external reference specifications are measured with V<sub>R+</sub> = VREF+ = VDD and V<sub>R-</sub> = VSS = 0V, and HW Averaging feature will only be supported since PG2.0.

### 7.12.4 Typical Connection Diagram



#### Figure 7-2. ADC Input Network

- 1. Refer to ADC Electrical Characteristics for the values of R<sub>in</sub> and C<sub>S/H</sub>
- 2. Refer to Digital IO Electrical Characteristics for the value of C<sub>1</sub>
- 3. Cpar and Rpar represent the parasitic capacitance and resistance of the external ADC input circuitry

Use the following equations to solve for the minimum sampling time (T) required for an ADC conversion:

- 1. Tau =  $(R_{par} + R_{in})^* C_{S/H} + R_{par}^* (C_{par} + C_I)$
- 2. K= ln(2<sup>n</sup>/Settling error) ln( $(C_{par} + C_{l})/C_{S/H}$ )

#### 3. T (Min sampling time) = K\*Tau

### 7.13 Temperature Sensor

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                       | TEST CONDITIONS                                                                                              | MIN   | TYP   | MAX   | UNIT  |
|----------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| TS <sub>TRIM</sub>   | Factory trim temperature <sup>(1)</sup>         | ADC and VREF configuration: RES=0<br>(12-bit mode), VRSEL=0h (VDDA=3.3V),<br>ADC t <sub>Sample</sub> =12.5µs | 27    | 30    | 33    | °C    |
| TS <sub>c</sub>      | Temperature coefficient                         | $-40^{\circ}C \le T_j \le 130^{\circ}C$                                                                      | -1.84 | -1.75 | -1.66 | mV/°C |
| t <sub>SET, TS</sub> | Temperature sensor settling time <sup>(2)</sup> |                                                                                                              |       | 2.5   | 10    | us    |

(1) Higher absolute accuracy may be achieved through user calibration. Please refer to temperature sensor chapter in detailed description section.

(2) This is the minimum required ADC sampling time when measuring the temperature sensor.

# 7.14 VREF

### 7.14.1 Voltage Characterisitcs

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                         | TEST CONDITIONS | MIN   | TYP | MAX   | UNIT |
|--------------------|-----------------------------------|-----------------|-------|-----|-------|------|
|                    | Minimum supply voltage needed for | BUFCONFIG = 0   | 2.7   |     |       | V    |
| VDD <sub>min</sub> | VREF operation                    | BUFCONFIG = 1   | 1.62  |     |       | v    |
| VREF               | Voltage reference output voltage  | BUFCONFIG = 1   | 1.379 | 1.4 | 1.421 | V    |
| VIXLI              | voltage reference output voltage  | BUFCONFIG = 0   | 2.462 | 2.5 | 2.538 | v    |

### 7.14.2 Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER                                                                                       | -                     | TEST CONDITIONS                              | MIN   | TYP | MAX  | UNIT   |
|----------------------|-------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------|-------|-----|------|--------|
| I <sub>VREF</sub>    | VREF operating supply current                                                                   | BUFCONFIG = {         | ), 1}, No load                               |       | 200 | 350  | μA     |
| I <sub>Drive</sub>   | VREF output drive strength <sup>(1)</sup>                                                       | Drive strength su     | pported on VREF+ device pin                  |       |     | 100  | μA     |
| I <sub>SC</sub>      | VREF short circuit current                                                                      |                       |                                              |       |     | 100  | mA     |
| TC <sub>VREF</sub>   | Temperature coefficient of VREF<br>(Bandgap+VRBUF) <sup>(3)</sup>                               | BUFCONFIG =<br>{0, 1} | BUFCONFIG = {0, 1}                           |       |     | 200  | ppm/°C |
| TC <sub>drift</sub>  | Long term VREF drift                                                                            | Time = 1000 hour      | rs, BUFCONFIG = {0, 1}, T = 25°C             |       |     | 300  | ppm    |
| PSRR <sub>DC</sub>   | VREF Power supply rejection ratio,                                                              | VDD = 1.7 V to V      | DDmax, BUFCONFIG = 1                         | -59   | -62 |      | dB     |
| FSKKDC               | DC                                                                                              | VDD = 2.7 V to V      | DDmax, BUFCONFIG = 0                         | -49   | -52 |      | uБ     |
| V                    | RMS noise at VREF output (0.1 Hz                                                                | BUFCONFIG = 1         |                                              |       | 500 |      |        |
| V <sub>noise</sub>   | to 100 MHz)                                                                                     | BUFCONFIG = 0         |                                              |       | 900 |      | μVrms  |
| C <sub>VREF</sub>    | Recommended VREF decoupling capacitor on VREF+ pin <sup>(3)</sup> <sup>(4)</sup> <sup>(5)</sup> |                       |                                              | 0.7   | 1   | 1.15 | μF     |
| T <sub>startup</sub> | VREF startup time                                                                               |                       |                                              |       |     | 200  |        |
| T <sub>refresh</sub> | VREF External capacitor refresh time                                                            | BUFCONFIG = {(        | ), 1} , VDD = 2.8 V, C <sub>VREF</sub> = 1µF | 31.25 |     |      | μS     |

(1) The specified MAX output drive strength is supported regardless of which peripherals are being used in the device.

(2) The temperature coefficient of the VREF output is the sum of TC<sub>VRBUF</sub> and the temperature coefficient of the internal bandgap reference.

(3) Decoupling capacitor (C<sub>VREF</sub>) is required when using the internal voltage reference VREF and should be connected from the VREF+ pin to VREF-/GND. When using the VREF+/- pins to supply an external reference, a decoupling capacitor value should be selected based on the external reference source.

(4) A ceramic capacitor with package size of 0805 or smaller is preferred. Up to ±20% tolerance is acceptable

(5) The VREF module should only be enabled when C<sub>VREF</sub> is connected and should not be enabled otherwise.



# 7.15 GPAMP

#### 7.15.1 Electrical Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER                              | TEST CONDI                                                                                                                   | TIONS                  | MIN  | TYP   | MAX         | UNIT   |
|----------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-------|-------------|--------|
|                      |                                        | RRI = 0x0                                                                                                                    |                        | -0.1 |       | VDD-1       |        |
| V <sub>CM</sub>      | Common mode voltage range              | RRI = 0x1                                                                                                                    |                        | 1    |       | VDD-0.<br>2 | V      |
|                      |                                        | RRI = 0x2                                                                                                                    |                        | -0.1 |       | VDD-0.<br>2 |        |
| 1                    | Quiescent current, per op-amp          | I <sub>O</sub> = 0 mA, RRI = 0x0                                                                                             |                        |      | 97    |             | μA     |
| lq                   | Quescent current, per op-amp           | I <sub>O</sub> = 0 mA, RRI = 0x1 or 0x2                                                                                      |                        |      | 93    |             | μΛ     |
| GBW                  | Gain-bandwidth product                 | C <sub>L</sub> = 200pF                                                                                                       |                        |      | 0.32  |             | MHz    |
| V                    | Input offset voltage                   | Noninverting, unity gain, T <sub>A</sub>                                                                                     | CHOP = 0x0             |      | ±0.2  | ±6.5        | mV     |
| V <sub>OS</sub>      | input onset voltage                    | = 25°C, VDD = 3.3V                                                                                                           | CHOP = 0x1             |      | ±0.08 | ±0.4        | IIIV   |
| 4) / /4T             | Input offect voltage temperature drift | Noninvorting unity gain                                                                                                      | CHOP = 0x0             |      | 7.7   |             |        |
| dV <sub>OS</sub> /dT | Input offset voltage temperature drift | Noninverting, unity gain                                                                                                     | CHOP = 0x1             |      | 0.34  |             | µV/°C  |
|                      |                                        | 0.1V <v<sub>in<vdd-0.3v,< td=""><td>T<sub>A</sub> = 25°C</td><td></td><td>±40</td><td></td><td></td></vdd-0.3v,<></v<sub>    | T <sub>A</sub> = 25°C  |      | ±40   |             |        |
|                      |                                        | VDD=3.3V, CHOP=0x0                                                                                                           | T <sub>A</sub> = 125°C |      | ±4000 |             | - 1    |
| I <sub>bias</sub>    | Input bias for muxed I/O pin at SoC    | 0.1V <v<sub>in<vdd-0.3v,< td=""><td>T<sub>A</sub> = 25°C</td><td></td><td>±200</td><td></td><td>pА</td></vdd-0.3v,<></v<sub> | T <sub>A</sub> = 25°C  |      | ±200  |             | pА     |
|                      |                                        | VDD=3.3V, CHOP = 0x1                                                                                                         | T <sub>A</sub> = 125°C |      | ±4000 |             |        |
| CMDD                 | Common mode rejection ratio DC         | Over common mode voltage                                                                                                     | CHOP = 0x0             | 48   | 77    |             | ٩D     |
| CMRR <sub>DC</sub>   | Common mode rejection ratio, DC        | range                                                                                                                        | CHOP = 0x1             | 56   | 105   |             | dB     |
| e <sub>n</sub>       |                                        | New instanting somiths and in                                                                                                | f = 1 kHz              |      | 43    |             |        |
| e <sub>n</sub>       | Input voltage noise density            | Noninverting, unity gain                                                                                                     | f = 10 kHz             |      | 19    |             | nV/√Hz |
| R <sub>in</sub>      | Input resistance <sup>(1)</sup>        |                                                                                                                              |                        |      | 0.65  |             | kΩ     |
| <b>C</b>             |                                        | Common mode                                                                                                                  |                        |      | 4     |             | рF     |
| C <sub>in</sub>      | Input capacitance                      | Differential                                                                                                                 |                        |      | 2     |             | рг     |
| A <sub>OL</sub>      | Open-loop voltage gain, DC             | R <sub>L</sub> = 350 kΩ, 0.3 < Vo < VDD                                                                                      | 0-0.3                  | 82   | 90    | 107         | dB     |
| PM                   | phase margin                           | $C_L$ = 200 pF, R <sub>L</sub> = 350 kΩ                                                                                      |                        | 69   | 70    | 72          | degree |
| SR                   | Slew rate                              | Noninverting, unity gain, C <sub>L</sub> =                                                                                   | = 40 pF                |      | 0.32  |             | V/µs   |
| THDN                 | Total Harmonic Distortion + Noise      |                                                                                                                              |                        |      | 0.012 |             | %      |
| I <sub>Load</sub>    | Output load current                    |                                                                                                                              |                        |      | ±10   |             | μA     |
| C <sub>Load</sub>    | Output load capacitance                |                                                                                                                              |                        |      |       | 200         | pF     |

(1) R<sub>in</sub> here means the input resistance of mux in GPAMP.

### 7.15.2 Switching Characteristics

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                      | PARAMETER TEST CONDITIONS |                                                                            |                          | MIN | TYP | MAX | UNIT             |
|----------------------|---------------------------|----------------------------------------------------------------------------|--------------------------|-----|-----|-----|------------------|
| t <sub>EN</sub>      | GPAMP enable time         | ENABLE = 0x0 to 0x1, Bandgap reference ON, 0.1%                            | Noninverting, unity gain |     | 12  | 20  | μs               |
| t <sub>disable</sub> | GPAMP disable time        |                                                                            |                          |     | 4   |     | ULPCLK<br>Cycles |
| t <sub>SETTLE</sub>  | GPAMP settling time       | C <sub>L</sub> = 200 pF, Vstep = 0.3V to VDD -<br>0.3V, 0.1%, ENABLE = 0x1 | Noninverting, unity gain |     | 9   |     | μs               |



# 7.16 I2C

7.16.1 I<sup>2</sup>C Timing Diagram



### Figure 7-3. I2C Timing Diagram

# 7.16.2 I2C Characteristics

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETERS                                       | TEST CONDITIONS      | Standard | mode | Fast mo | ode | Fast mode plus |      | UNIT |
|---------------------|--------------------------------------------------|----------------------|----------|------|---------|-----|----------------|------|------|
|                     | PARAMETERS                                       | TEST CONDITIONS      | MIN      | MAX  | MIN     | MAX | MIN            | MAX  | UNIT |
| f <sub>I2C</sub>    | I2C input clock frequency                        | I2C in Power Domain0 | 2        | 32   | 8       | 32  | 20             | 32   | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency                              |                      |          | 0.1  |         | 0.4 |                | 1    | MHz  |
| t <sub>HD,STA</sub> | Hold time (repeated) START                       |                      | 4        |      | 0.6     |     | 0.26           |      | us   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                      |                      | 4.7      |      | 1.3     |     | 0.5            |      | us   |
| t <sub>HIGH</sub>   | High period of the SCL clock                     |                      | 4        |      | 0.6     |     | 0.26           |      | us   |
| t <sub>SU,STA</sub> | Setup time for a repeated START                  |                      | 4.7      |      | 0.6     |     | 0.26           |      | us   |
| t <sub>HD,DAT</sub> | Data hold time                                   |                      | 0        |      | 0       |     | 0              |      | ns   |
| t <sub>SU,DAT</sub> | Data setup time                                  |                      | 250      |      | 100     |     | 50             |      | ns   |
| t <sub>SU,STO</sub> | Setup time for STOP                              |                      | 4        |      | 0.6     |     | 0.26           |      | us   |
| t <sub>BUF</sub>    | bus free time between a STOP and START condition |                      | 4.7      |      | 1.3     |     | 0.5            |      | us   |
| t <sub>VD;DAT</sub> | data valid time                                  |                      |          | 3.45 |         | 0.9 |                | 0.45 | us   |
| t <sub>VD;ACK</sub> | data valid acknowledge time                      |                      |          | 3.45 |         | 0.9 |                | 0.45 | us   |

### 7.16.3 I2C Filter

over operating free-air temperature range (unless otherwise noted)

| PARAMETERS |                                        | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------|----------------------------------------|-----------------|-----|-----|-----|------|
|            | Pulse duration of spikes suppressed by | AGFSELx = 0     | 5   | 5.5 | 32  | ns   |
| £          |                                        | AGFSELx = 1     | 8   | 15  | 55  | ns   |
| TSP        |                                        | AGFSELx = 2     | 18  | 38  | 115 | ns   |
|            |                                        | AGFSELx = 3     | 50  | 74  | 150 | ns   |

# 7.17 SPI

### 7.17.1 SPI

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETERS          | TEST CONDITIONS                                                 | MIN | TYP | MAX | UNIT |
|------------------|---------------------|-----------------------------------------------------------------|-----|-----|-----|------|
| SPI              |                     |                                                                 | ·   |     |     |      |
| f <sub>SPI</sub> | SPI clock frequency | Clock max speed = 32MHz<br>1.62 < VDD < 3.6V<br>Controller mode |     |     | 16  | MHz  |



## 7.17.1 SPI (continued)

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETERS                                          | TEST CONDITIONS                                                                     | MIN             | TYP      | MAX             | UNIT |
|-----------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------|-----------------|----------|-----------------|------|
| f <sub>SPI</sub>      | SPI clock frequency                                 | Clock max speed = 32MHz<br>1.62 < VDD < 3.6V<br>Peripheral mode                     |                 |          | 16              | MHz  |
| f <sub>SPI</sub>      | SPI clock frequency                                 | Clock max speed >= 32MHz<br>1.62 < VDD < 3.6V<br>Controller mode                    |                 |          | 16              | MHz  |
| f <sub>SPI</sub>      | SPI clock frequency                                 | Clock max speed >= 48MHz<br>1.62 < VDD < 2.7V<br>Controller mode with High speed IO |                 |          | 24              | MHz  |
| f <sub>SPI</sub>      | SPI clock frequency                                 | Clock max speed >= 64MHz<br>2.7 < VDD < 3.6V<br>Controller mode with High speed IO  |                 |          | 32              | MHz  |
| f <sub>SPI</sub>      | SPI clock frequency                                 | Clock max speed >= 32MHz<br>1.62 < VDD < 3.6V<br>Peripheral mode                    |                 |          | 16              | MHz  |
| f <sub>SPI</sub>      | SPI clock frequency                                 | Clock max speed >= 48MHz<br>1.62 < VDD < 2.7V<br>Peripheral mode with High speed IO |                 |          | 24              | MHz  |
| f <sub>SPI</sub>      | SPI clock frequency                                 | Clock max speed >= 64MHz<br>2.7 < VDD < 3.6V<br>Peripheral mode with High speed IO  |                 |          | 32              | MHz  |
| DC <sub>SCK</sub>     | SCK Duty Cycle                                      |                                                                                     | 40              | 50       | 60              | %    |
| Controller            |                                                     |                                                                                     |                 |          |                 |      |
| t <sub>SCLK_H/L</sub> | SCLK High or Low time                               |                                                                                     | (tSPI/2) -<br>1 | tSPI / 2 | (tSPI/2) +<br>1 | ns   |
| t <sub>su.ci</sub>    | POCI input data setup time <sup>(1)</sup>           | 2.7 < VDD < 3.6V, delayed sampling enabled                                          | 1               |          |                 | ns   |
| t <sub>su.ci</sub>    | POCI input data setup time <sup>(1)</sup>           | 1.62 < VDD < 2.7V, delayed sampling enabled                                         | 1               |          |                 | ns   |
| t <sub>su.ci</sub>    | POCI input data setup time <sup>(1)</sup>           | 2.7 < VDD < 3.6V, no delayed sampling                                               | 27              |          |                 | ns   |
| t <sub>su.cı</sub>    | POCI input data setup time <sup>(1)</sup>           | 1.62 < VDD < 2.7V, no delayed sampling                                              | 35              |          |                 | ns   |
| t <sub>HD.CI</sub>    | POCI input data hold time                           |                                                                                     | 9               |          |                 | ns   |
| t <sub>VALID.CO</sub> | PICO output data valid time <sup>(2)</sup>          |                                                                                     |                 |          | 10              | ns   |
| t <sub>HD.CO</sub>    | PICO output data hold time <sup>(3)</sup>           |                                                                                     | 1               |          |                 | ns   |
| Peripheral            |                                                     |                                                                                     |                 |          |                 |      |
| t <sub>CS.LEAD</sub>  | CS lead-time, CS active to clock                    |                                                                                     | 8               |          |                 | ns   |
| t <sub>CS.LAG</sub>   | CS lag time, Last clock to CS inactive              |                                                                                     | 1               |          |                 | ns   |
| t <sub>CS.ACC</sub>   | CS access time, CS active to POCI data out          |                                                                                     |                 |          | 23              | ns   |
| t <sub>CS.DIS</sub>   | CS disable time, CS inactive to POCI high inpedance |                                                                                     |                 |          | 19              | ns   |
| t <sub>SU.PI</sub>    | PICO input data setup time                          |                                                                                     | 7               |          |                 | ns   |
| t <sub>HD.PI</sub>    | PICO input data hold time                           |                                                                                     | 31.25           |          |                 | ns   |
| t <sub>VALID.PO</sub> | POCI output data valid time <sup>(2)</sup>          | 2.7 < VDD < 3.6V                                                                    |                 |          | 24              | ns   |
| t <sub>VALID.PO</sub> | POCI output data valid time <sup>(2)</sup>          | 1.62 < VDD < 2.7V                                                                   |                 |          | 31              | ns   |
| t <sub>HD.PO</sub>    | POCI output data hold time <sup>(3)</sup>           |                                                                                     | 12              |          |                 | ns   |

(1) The POCI input data setup time can be fully compensated when delayed sampling feature is enabled.

(2) Specifies the time to drive the next valid data to the output after the output changing SCLK clock edge

(3) Specifies how long data on the output is valid after the output changing SCLK clock edge



#### 7.17.2 SPI Timing Diagram









### 7.18 UART

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETERS                                        | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |
|---------------------|---------------------------------------------------|-----------------------|-----|-----|-----|------|
| f <sub>UART</sub>   | UART input clock frequency                        | UART in Power Domain1 |     |     | 80  | MHz  |
| f <sub>UART</sub>   | UART input clock frequency                        | UART in Power Domain0 |     |     | 40  | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency(equals baud rate in MBaud) | UART in Power Domain1 |     |     | 10  | MHz  |
| f <sub>BITCLK</sub> | BITCLK clock frequency(equals baud rate in MBaud) | UART in Power Domain0 |     |     | 5   | MHz  |



# 7.18 UART (continued)

over operating free-air temperature range (unless otherwise noted)

| PARAMETERS               |                            | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|--------------------------|----------------------------|-----------------|-----|-----|-----|------|
| Pulse duration of spikes | AGFSELx = 0                |                 | 6   |     | ns  |      |
|                          | AGFSELx = 1                |                 | 14  | 35  | ns  |      |
| t <sub>SP</sub>          | suppressed by input filter | AGFSELx = 2     |     | 22  | 60  | ns   |
|                          |                            | AGFSELx = 3     |     | 35  | 90  | ns   |

### 7.19 TIMx

over operating free-air temperature range (unless otherwise noted)

| PARAMETERS       |                       | TEST CONDITIONS                                      | MIN  | TYP | MAX | UNIT                 |
|------------------|-----------------------|------------------------------------------------------|------|-----|-----|----------------------|
|                  |                       | TIMx in Power Domain 1, f <sub>TIMxCLK</sub> = 80MHz | 12.5 |     |     | ns                   |
| t <sub>res</sub> | Timer resolution time | TIMx in Power Domain 0, f <sub>TIMxCLK</sub> = 40MHz | 25   |     |     | ns                   |
|                  |                       |                                                      | 1    |     |     | t <sub>TIMxCLK</sub> |

### 7.20 Emulation and Debug

### 7.20.1 SWD Timing

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER     | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|------------------|---------------|-----------------|-----|-----|-----|------|
| f <sub>SWD</sub> | SWD frequency |                 |     |     | 10  | MHz  |



# 8 Detailed Description

The following sections describe all of the components that make up the devices in this data sheet. The peripherals integrated into these devices are configured by software through Memory Mapped Registers (MMRs). For more details, see the corresponding chapter of the *MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual*.

### 8.1 CPU

The CPU sub system (MCPUSS) implements an ARM Cortex-M0+ CPU, an instruction pre-fetch/cache, a system timer, a memory protection unit, and interrupt management features. The ARM Cortex-M0+ is a cost-optimized, 32-bit CPU which delivers high performance and low power to embedded applications. Key features of the CPU Sub System include:

- ARM Cortex-M0+ CPU supporting clock frequencies from 32kHz to 80MHz
  - ARMv6-M Thumb instruction set (little endian) with single-cycle 32x32 multiply instruction
  - Single-cycle access to GPIO registers via ARM single-cycle IO port
- Pre-fetch logic to improve sequential code execution, and I-cache with 4 64-bit cache lines
- System timer (SysTick) with 24-bit down counter and automatic reload
- Memory protection unit (MPU) with 8 programmable regions
- Nested vectored interrupt controller (NVIC) with 4 programmable priority levels and tail-chaining
- Interrupt groups for expanding the total interrupt sources, with jump index for low interrupt latency

# 8.2 Operating Modes

MSPM0G MCUs provide five main operating modes (power modes) to allow for optimization of the device power consumption based on application requirements. In order of decreasing power, the modes are: RUN, SLEEP, STOP, STANDBY, and SHUTDOWN. The CPU is active executing code in RUN mode. Peripheral interrupt events can wake the device from SLEEP, STOP, or STANDBY mode to the RUN mode. SHUTDOWN mode completely disables the internal core regulator to minimize power consumption, and wake is only possible via NRST, SWD, or a logic level match on certain IOs. RUN, SLEEP, STOP, and STANDBY modes also include several configurable policy options (e.g. RUN.x) for balancing performance with power consumption.

To further balance performance and power consumption, MSPM0G devices implement two power domains: PD1 (for the CPU, memories, and high performance peripherals), and PD0 (for low speed, low power peripherals). PD1 is always powered in RUN and SLEEP modes, but is disabled in all other modes. PD0 is always powered in RUN, SLEEP, STOP, and STANDBY modes. PD1 and PD0 are both disabled in SHUTDOWN mode.

### 8.2.1 Functionality by Operating Mode (MSPM0G110x)

Supported functionality in each operating mode is given in Table 8-1.

Functional key:

- **EN**: The function is enabled in the specified mode.
- **DIS**: The function is disabled (either clock or power gated) in the specified mode, but the function's configuration is retained.
- **OPT**: The function is optional in the specified mode, and remains enabled if configured to be enabled.
- **NS**: The function is not automatically disabled in the specified mode, but its use is not supported.
- **OFF**: The function is fully powered off in the specified mode, and no configuration information is retained. When waking up from an OFF state, all module registers must be re-configured to the desired settings by application software.



|                |                                | Table | 8-1. Sı | upport | ed Fur | nctiona | ality by | / Opera            | ating N  | /lode    |          |                    |          |
|----------------|--------------------------------|-------|---------|--------|--------|---------|----------|--------------------|----------|----------|----------|--------------------|----------|
|                |                                |       | RUN     |        |        | SLEEP   |          |                    | STOP     |          | STA      | NDBY               | z        |
| OPERATING MODE |                                | RUNO  | RUN1    | RUN2   | SLEEPO | SLEEP1  | SLEEP2   | STOP0              | STOP1    | STOP2    | STANDBY0 | STANDBY1           | SHUTDOWN |
|                | SYSOSC                         | EN    | EN      | DIS    | EN     | EN      | DIS      | OPT <sup>(1)</sup> | EN       | DIS      | DIS      | DIS                | OFF      |
| Oscillators    | LFOSC or<br>LFXT               |       |         |        |        | EN (LI  | =OSC or  | LFXT)              |          |          |          |                    | OFF      |
|                | HFXT                           | OPT   | DIS     | DIS    | OPT    | DIS     | DIS      | DIS                | DIS      | DIS      | DIS      | DIS                | OFF      |
|                | SYSPLL                         | OPT   | DIS     | DIS    | OPT    | DIS     | DIS      | DIS                | DIS      | DIS      | DIS      | DIS                | OFF      |
|                | CPUCLK                         | 80M   | 32k     | 32k    |        | 1       | 1        | D                  | IS       |          |          |                    | OFF      |
|                | MCLK to PD1                    | 80M   | 32k     | 32k    | 80M    | 32k     | 32k      |                    |          | DIS      |          |                    | OFF      |
|                | ULPCLK to<br>PD0               | 40M   | 32k     | 32k    | 40M    | 32k     | 32k      | 4M <sup>(1)</sup>  | 4M       | 3        | 2k       | DIS                | OFF      |
|                | ULPCLK to<br>TIMG0, TIMG8      | 40M   | 32k     | 32k    | 40M    | 32k     | 32k      | 4M <sup>(1)</sup>  | 4M       |          | 32k      |                    | OFF      |
| Clocks         | RTCCLK                         |       | 1       |        | 1      |         | 32kHz    |                    |          | 1        |          |                    | OFF      |
| CIOCKS         | MFCLK                          | OPT   | D       | IS     | OPT    | D       | IS       | OI                 | PT       |          | DIS      |                    | OFF      |
|                | MFPCLK                         | OPT   | D       | IS     | OPT    |         | IS       | O                  | PT       |          | DIS      |                    | OFF      |
|                | LFCLK                          |       |         |        |        | 3       | 2k       |                    |          |          |          | DIS                | OFF      |
|                | LFCLK to<br>TIMG0, TIMG8       |       |         |        |        |         | 32k      |                    |          |          |          |                    | OFF      |
|                | LFCLK Monitor                  |       | OPT     |        |        |         |          |                    |          |          |          | OFF                |          |
|                | MCLK Monitor                   |       |         |        |        | 0       | PT       |                    |          |          |          | DIS                | OFF      |
|                | POR monitor                    |       |         |        |        |         |          | EN                 |          |          |          |                    |          |
| PMU            | BOR monitor                    |       |         |        |        |         | EN       |                    |          |          |          |                    | OFF      |
|                | Core regulator                 |       |         | FULL   | DRIVE  |         |          |                    | UCED D   | RIVE     | LOW      | DRIVE              | OFF      |
|                | CPU                            |       | EN      |        |        |         |          | D                  |          |          |          |                    | OFF      |
| Core Functions | DMA                            |       |         |        | PT     |         |          |                    | DIS (tri | ggers su | pported) |                    | OFF      |
|                | Flash                          |       |         |        | N      |         |          |                    |          | DIS      |          |                    | OFF      |
|                | SRAM                           |       |         |        | N      |         |          | DIS                |          |          |          |                    | OFF      |
|                | CRC                            |       |         |        | PT     |         |          |                    |          | DIS      |          |                    | OFF      |
|                | UART3                          |       |         |        | PT     |         |          |                    |          |          | OFF      |                    |          |
| PD1            | SPI0, SPI1                     |       |         | 0      | PT     |         |          |                    |          |          | OFF      |                    |          |
| Peripherals    | TIMA0, TIMA1                   |       |         | 0      | PT     |         |          |                    |          |          | OFF      |                    |          |
|                | TIMG6, TIMG7                   |       |         | 0      | PT     |         |          |                    |          |          | OFF      |                    |          |
|                | TIMG12                         |       |         | 0      | PT     |         |          |                    |          |          | OFF      |                    |          |
|                | TIMG0, TIMG8                   |       |         |        |        |         | OPT      |                    |          |          |          |                    | OFF      |
|                | RTC                            |       |         |        |        |         | OPT      |                    |          |          |          |                    | OFF      |
| PD0            | UART0,<br>UART1,<br>UART2      |       |         |        |        | 0       | PT       |                    |          |          |          | OPT <sup>(2)</sup> | OFF      |
| Peripherals    | I2C0, I2C1                     |       |         |        |        | 0       | PT       |                    |          |          |          | OPT <sup>(2)</sup> | OFF      |
|                | GPIOA,<br>GPIOB <sup>(3)</sup> |       |         |        |        |         | PT       |                    |          |          |          | OPT <sup>(2)</sup> | OFF      |
|                | WWDT0,<br>WWDT1                |       | OPT     |        |        |         |          | DIS                |          |          | OFF      |                    |          |
| Analog         | ADC0, ADC1 <sup>(3)</sup>      |       |         |        |        | PT      |          |                    |          | NS (trig |          | pported)           | OFF      |
|                | GPAMP                          |       |         |        | O      | PT      |          |                    |          |          | NS       |                    | OFF      |
|                |                                |       |         |        |        |         |          |                    |          |          |          |                    |          |



| Table 0.4. Commented Forestienelity |      | 0         | Mada | ( <b>.</b>  |   |
|-------------------------------------|------|-----------|------|-------------|---|
| Table 8-1. Supported Functionality  | у бу | Operating | wode | (continued) | ) |

| Table 0-1. Supported 1 unclonality by Operating mode (continued) |                     |      |       |        |                     |        |         |                |       |          |          |         |
|------------------------------------------------------------------|---------------------|------|-------|--------|---------------------|--------|---------|----------------|-------|----------|----------|---------|
|                                                                  | RUN                 |      | SLEEP |        | STOP                |        | STANDBY |                | z     |          |          |         |
| OPERATING MODE                                                   | RUNO                | RUN1 | RUN2  | SLEEPO | SLEEP1              | SLEEP2 | STOP0   | STOP1          | STOP2 | STANDBY0 | STANDBY1 | SHUTDOW |
| IOMUX and IO Wakeup                                              |                     | EN   |       |        |                     |        |         | DIS w/<br>WAKE |       |          |          |         |
| Wake Sources                                                     | N/A ANY IRQ PD0 IRQ |      |       |        | IOMUX,<br>NRST, SWD |        |         |                |       |          |          |         |

- (1) If STOP0 is entered from RUN1 (SYSOSC enabled but MCLK sourced from LFCLK), SYSOSC remains enabled as it was in RUN1, and ULPCLK remains at 32 kHz as it was in RUN1. If STOP0 is entered from RUN2 (SYSOSC was disabled and MCLK was sourced from LFCLK), SYSOSC remains disabled as it was in RUN2, and ULPCLK remains at 32 kHz as it was in RUN2.
- (2) When using the STANDBY1 policy for STANDBY, only TIMG0/8 and the RTC are clocked. Other PD0 peripherals can generate an asynchronous fast clock request upon external activity, but they are not actively clocked.
- (3) For ADCx and GPIO Ports A and B, the digital logic is in PD0 and the register interface is in PD1. These peripherals support fast single-cycle register access when PD1 is active and also support basic operation down to STANDBY mode where PD0 is still active.

# 8.3 Power Management Unit (PMU)

The power management unit (PMU) generates the internally regulated core supplies for the device and provides supervision of the external supply (VDD). The PMU also contains the bandgap voltage reference used by the PMU itself as well as analog peripherals. Key features of the PMU include:

- · Power-on reset (POR) supply monitor
- Brown-out reset (BOR) supply monitor with early warning capability using three programmable thresholds
- Core regulator with support for RUN, SLEEP, STOP, and STANDBY operating modes to dynamically balance performance with power consumption
- Parity-protected trim to immediately generate a power-on reset (POR) in the event that a power management trim is corrupted

For more details, see the PMU chapter of the MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual.

# 8.4 Clock Module (CKM)

The clock module provides the following oscillators:

- LFOSC: Internal low-frequency oscillator (32KHz)
- **SYSOSC**: Internal high-frequency oscillator (4MHz or 32MHz with factory trim, 16MHz or 24MHz with user trim)
- **LFXT/LFCKIN** : low-frequency external crystal oscillator or digital clock input (32KHz)
- HFXT/HFCKIN: high-frequency external crystal oscillator or digital clock input (4 to 48MHz)
- **SYSPLL**: system phase locked loop with 3 outputs (32 to 80MHz)

The following clocks are distributed by the clock module for use by the processor, bus, and peripherals:

- MCLK: Main system clock for PD1 peripherals, derived from SYSOSC, LFCLK, or HSCLK, active in RUN and SLEEP modes
- CPUCLK: Clock for the processor (derived from MCLK), active in RUN mode
- ULPCLK: Ultra-low power clock for PD0 peripherals, active in RUN, SLEEP, STOP, and STANDBY modes
- MFCLK: 4MHz fixed mid-frequency clock for peripherals, available in RUN, SLEEP, and STOP modes
- MFPCLK: 4MHz fixed mid-frequency precision clock, available in RUN, SLEEP, and STOP modes
- LFCLK: 32kHz fixed low-frequency clock for peripherals or MCLK, active in RUN, SLEEP, STOP, and STANDBY modes
- ADCCLK: ADC clock, available in RUN, SLEEP and STOP modes
- CLK\_OUT: Used to output a clock externally, available in RUN, SLEEP, STOP, and STANDBY modes
- HFCLK: High frequency clock derived from HFXT or HFCLK\_IN, available in RUN and SLEEP mode
- HSCLK: High speed clock derived from HFCLK or the SYSPLL, available in RUN and SLEEP mode





For more details, see the CKM chapter of the MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual.

### 8.5 DMA

The direct memory access (DMA) controller allows movement of data from one memory address to another without CPU intervention. For example, the DMA can be used to move data from ADC conversion memory to SRAM. The DMA reduces system power consumption by allowing the CPU to remain in low power mode, without having to awaken to move data to or from a peripheral.

The DMA in these devices support the following key features:

- 7 independent DMA transfer channels
  - 3 full-feature channel (DMA0, DMA1 and DMA2), supporting repeated transfer modes
  - 4 basic channels (DMA3, DMA4, DMA5 and DMA6) supporting single transfer modes
- Configurable DMA channel priorities
- Byte (8-bit), short word (16-bit), word (32-bit) and long word (64-bit) or mixed byte and word transfer capability
- Transfer counter block size supports up to 64k transfers of any data type
- Configurable DMA transfer trigger selection
- Active channel interruption to service other channels
- · Early interrupt generation for ping-pong buffer architecture
- · Cascading channels upon completion of activity on another channel
- · Stride mode to support data re-organization, such as 3-phase metering applications

Table 8-2 lists the available triggers for the DMA which are configured using the DMATCTL.DMATSEL control bits in the DMA memory mapped registers. Please note that if the DMA controller is to be configured for DMA transfers which access the SRAM, the ECC protected SRAM address region must not be used by the DMA or the CPU. In cases where the DMA must access SRAM, configure the DMA and CPU to use only the parity checked SRAM address region or the unchecked SRAM address region

| Trigger 0:12 | Source                        | Trigger 13:24 | Source            |
|--------------|-------------------------------|---------------|-------------------|
| 0            | Software                      | 13            | SPI1 Publisher 1  |
| 1            | Generic Subscriber 0 (FSUB_0) | 14            | SPI1 Publisher 2  |
| 2            | Generic Subscriber 1 (FSUB_1) | 15            | UART3 Publisher 1 |
| 7            | I2C0 Publisher 1              | 20            | UART1 Publisher 2 |
| 8            | I2C0 Publisher 2              | 21            | UART2 Publisher 1 |
| 9            | I2C1 Publisher 1              | 22            | UART2 Publisher 2 |
| 10           | I2C1 Publisher 2              | 23            | ADC0 Publisher 2  |
| 11           | SPI0 Publisher 1              | 24            | ADC1 Publisher 2  |
| 12           | SPI0 Publisher 2              |               |                   |

#### Table 8-2. DMA Trigger Mapping

For more details, see the DMA chapter of the *MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual*.

### 8.6 Events

The event manager transfers digital events from one entity (for example, a peripheral) to another (for example, a second peripheral, the DMA, or the CPU). The event manager implements event transfer through a defined set of event publishers (generators) and subscribers (receivers) which are interconnected through an event fabric containing a combination of static and programmable routes.

Events which are transferred by the event manager include:

- Peripheral event transferred to the CPU as an interrupt request (IRQ) (Static Event)
  - Example: RTC interrupt is sent to the CPU
- Peripheral event transferred to the DMA as a DMA trigger (DMA Event)
  - Example: UART data receive trigger to DMA to request a DMA transfer

**ADVANCE INFORMATION** 

- Peripheral event transferred to another peripheral to directly trigger an action in hardware (Generic Event)
  - Example: TIMx timer peripheral publishes a periodic event to the ADC subscriber port, and the ADC uses the event to trigger start-of-sampling

Refer to Event chapter of the MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual for more information.

### Table 8-3. Generic Event Channels

A generic route is either a point-to-point (1:1) route or a point-to-two (1:2) splitter route route in which the peripheral publishing the event is configured to use one of several available generic route channels to publish its event to another entity (or entities, in the case of a splitter route), where an entity may be another peripheral, a generic DMA trigger event, or a generic CPU event.

| CHANID                               | Generic Route Channel Selection   | Channel Type     |
|--------------------------------------|-----------------------------------|------------------|
| 0                                    | No generic event channel selected | N/A              |
| 1                                    | Generic event channel 1 selected  | 1:1              |
| 2                                    | Generic event channel 2 selected  | 1:1              |
| 3                                    | Generic event channel 3 selected  | 1:1              |
| 4                                    | Generic event channel 4 selected  | 1:1              |
| 5                                    | Generic event channel 5 selected  | 1:1              |
| 6                                    | Generic event channel 6 selected  | 1:1              |
| 7                                    | Generic event channel 7 selected  | 1:1              |
| 8                                    | Generic event channel 8 selected  | 1:1              |
| 9                                    | Generic event channel 9 selected  | 1:1              |
| 10                                   | Generic event channel 10 selected | 1:1              |
| 11                                   | Generic event channel 11 selected | 1:1              |
| 12                                   | Generic event channel 12 selected | 1 : 2 (splitter) |
| 13                                   | Generic event channel 13 selected | 1 : 2 (splitter) |
| 14                                   | Generic event channel 14 selected | 1 : 2 (splitter) |
| 15 Generic event channel 15 selected |                                   | 1 : 2 (splitter) |

# 8.7 Memory

### 8.7.1 Memory Organization

The following table summarizes the memory map of the devices. For more information about the memory region detail, see *Platform Memory Map* section in the *MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual*.

| MEMORY REGION | SUBREGION            | MSPM0G1105                                              | MSPM0G1106                                              | MSPM0G1107                                               |
|---------------|----------------------|---------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------|
| Code (Flash)  | MAIN ECC Corrected   | 32KB-8B <sup>(1)</sup><br>0x0000.0000 to<br>0x0000.7FF8 | 64KB-8B <sup>(1)</sup><br>0x0000.0000 to<br>0x0000.FFF8 | 128KB-8B <sup>(1)</sup><br>0x0000.0000 to<br>0x0001.FFF8 |
|               | MAIN ECC Uncorrected | 0x0040.0000 to<br>0x0040.7FF8                           | 0x0040.0000 to<br>0x0040.FFF8                           | 0x0040.0000 to<br>0x0041.FFF8                            |
|               | Default              | 16KB<br>0x2000.0000 to<br>0x200F.FFFF                   | 32KB<br>0x2000.0000 to<br>0x200F.FFFF                   | 32KB<br>0x2000.0000 to<br>0x200F.FFFF                    |
| SRAM (SRAM)   | Parity checked       | 0x2010.0000 to<br>0x201F.FFFF                           | 0x2010.0000 to<br>0x201F.FFFF                           | 0x2010.0000 to<br>0x201F.FFFF                            |
|               | Un-checked           | 0x2020.0000 to<br>0x202F.FFFF                           | 0x2020.0000 to<br>0x202F.FFFF                           | 0x2020.0000 to<br>0x202F.FFFF                            |
|               | ECC/parity<br>code   | 0x2030.0000 to<br>0x203F.FFFF                           | 0x2030.0000 to<br>0x203F.FFFF                           | 0x2030.0000 to<br>0x203F.FFFF                            |

### Table 8-4. Memory Organization



| Table 8-4. Memory Organization (continued) |                     |                                            |                                            |                                            |  |  |  |
|--------------------------------------------|---------------------|--------------------------------------------|--------------------------------------------|--------------------------------------------|--|--|--|
| MEMORY REGION                              | SUBREGION           | MSPM0G1105                                 | MSPM0G1106                                 | MSPM0G1107                                 |  |  |  |
|                                            | Peripherals         | 0x4000.0000 to<br>0x40FF.FFFF              | 0x4000.0000 to<br>0x40FF.FFFF              | 0x4000.0000 to<br>0x40FF.FFFF              |  |  |  |
|                                            | MAIN Corrected      | 0x4100.0000 to<br>0x4100.8000              | 0x4100.0000 to<br>0x4101.0000              | 0x4100.0000 to<br>0x4102.0000              |  |  |  |
|                                            | MAIN Uncorrected    | 0x4140.0000 to<br>0x4140.8000              | 0x4140.0000 to<br>0x4141.0000              | 0x4140.0000 to<br>0x4142.0000              |  |  |  |
|                                            | MAIN ECC code       | 0x4180.0000 to<br>0x4180.8000              | 0x4180.0000 to<br>0x4181.0000              | 0x4180.0000 to<br>0x4182.0000              |  |  |  |
| Peripheral                                 | NONMAIN Corrected   | 512 bytes<br>0x41C0.0000 to<br>0x41C0.0200 | 512 bytes<br>0x41C0.0000 to<br>0x41C0.0200 | 512 bytes<br>0x41C0.0000 to<br>0x41C0.0200 |  |  |  |
|                                            | NONMAIN Uncorrected | 0x41C1.0000 to<br>0x41C1.0200              | 0x41C1.0000 to<br>0x41C1.0200              | 0x41C1.0000 to<br>0x41C1.0200              |  |  |  |
|                                            | NONMAIN ECC code    | 0x41C2.0000 to<br>0x41C2.0200              | 0x41C2.0000 to<br>0x41C2.0200              | 0x41C2.0000 to<br>0x41C2.0200              |  |  |  |
|                                            | FACTORY Corrected   | 0x41C4.0000 to<br>0x41C4.0080              | 0x41C4.0000 to<br>0x41C4.0080              | 0x41C4.0000 to<br>0x41C4.0080              |  |  |  |
|                                            | FACTORY Uncorrected | 0x41C5.0000 to<br>0x41C5.0080              | 0x41C5.0000 to<br>0x41C5.0080              | 0x41C5.0000 to<br>0x41C5.0080              |  |  |  |
|                                            | FACTORY ECC code    | 0x41C6.0000 to<br>0x41C6.0080              | 0x41C6.0000 to<br>0x41C6.0080              | 0x41C6.0000 to<br>0x41C6.0080              |  |  |  |
| Sub                                        | o-system            | 0x6000.0000 to<br>0x7FFF.FFFF              | 0x6000.0000 to<br>0x7FFF.FFFF              | 0x6000.0000 to<br>0x7FFF.FFFF              |  |  |  |
| Sys                                        | tem PPB             | 0xE000.0000 to<br>0xE00F.FFFF              | 0xE000.0000 to<br>0xE00F.FFFF              | 0xE000.0000 to<br>0xE00F.FFFF              |  |  |  |

(1) The first 32KB flash memory (address 0x0000.0000 to 0x0000.8000) has up to 100000 program/erase cycles.

### 8.7.2 Peripheral File Map

Table 8-5 lists the available peripherals and the register base address for each.

#### Table 8-5. Peripherals Summary

| Peripheral Name | Base Address | Size   |
|-----------------|--------------|--------|
| VREF            | 0x40030000   | 0x2000 |
| WWDT0           | 0x40080000   | 0x2000 |
| WWDT1           | 0x40082000   | 0x2000 |
| TIMG0           | 0x40084000   | 0x2000 |
| TIMG8           | 0x40090000   | 0x2000 |
| RTC             | 0x40094000   | 0x2000 |
| GPIO0           | 0x400A0000   | 0x2000 |
| GPIO1           | 0x400A2000   | 0x2000 |
| SYSCTL          | 0x400AF000   | 0x3000 |
| DEBUGSS         | 0x400C7000   | 0x2000 |
| EVENT           | 0x400C9000   | 0x3000 |
| NVMNW           | 0x400CD000   | 0x2000 |
| 12C0            | 0x400F0000   | 0x2000 |
| I2C1            | 0x400F2000   | 0x2000 |
| UART1           | 0x40100000   | 0x2000 |
| UART2           | 0x40102000   | 0x2000 |
| UART0           | 0x40108000   | 0x2000 |
| MCPUSS          | 0x40400000   | 0x2000 |



| Table 8-5. Peripherals Summary (continued) |              |        |  |  |  |  |
|--------------------------------------------|--------------|--------|--|--|--|--|
| Peripheral Name                            | Base Address | Size   |  |  |  |  |
| MATHACL                                    | 0x40410000   | 0x2000 |  |  |  |  |
| WUC                                        | 0x40424000   | 0x1000 |  |  |  |  |
| IOMUX                                      | 0x40428000   | 0x2000 |  |  |  |  |
| DMA                                        | 0x4042A000   | 0x2000 |  |  |  |  |
| CRC                                        | 0x40440000   | 0x2000 |  |  |  |  |
| SPI0                                       | 0x40468000   | 0x2000 |  |  |  |  |
| SPI1                                       | 0x4046A000   | 0x2000 |  |  |  |  |
| UART3                                      | 0x40500000   | 0x2000 |  |  |  |  |
| ADC0                                       | 0x4000000    | 0x1000 |  |  |  |  |
| ADC1                                       | 0x40002000   | 0x1000 |  |  |  |  |
| ADC0 <sup>(1)</sup>                        | 0x40556000   | 0x1000 |  |  |  |  |
| ADC1 <sup>(1)</sup>                        | 0x40558000   | 0x1000 |  |  |  |  |
| TIMA0                                      | 0x40860000   | 0x2000 |  |  |  |  |
| TIMA1                                      | 0x40862000   | 0x2000 |  |  |  |  |
| TIMG6                                      | 0x40868000   | 0x2000 |  |  |  |  |
| TIMG7                                      | 0x4086A000   | 0x2000 |  |  |  |  |
| TIMG12                                     | 0x40870000   | 0x2000 |  |  |  |  |

(1) Aliased region of ADC0 and ADC1 memory-mapped registers



### 8.7.3 Peripheral Interrupt Vector

Table 8-6 shows the IRQ number and the interrupt group number for each periperals in this device.

| Peripheral Name | NVIC IRQ | Group IIDX |
|-----------------|----------|------------|
| WWDT0           | 0        | 0          |
| WWDT1           | 0        | 1          |
| DEBUGSS         | 0        | 2          |
| NVMNW           | 0        | 3          |
| EVENT SUB PORT0 | 0        | 4          |
| EVENT SUB PORT1 | 0        | 5          |
| SYSCTL          | 0        | 6          |
| GPIO0           | 1        | 0          |
| GPIO1           | 1        | 1          |
| TIMG8           | 2        | -          |
| UART3           | 3        | -          |
| ADC0            | 4        | -          |
| ADC1            | 5        | -          |
| SPI0            | 9        | -          |
| SPI1            | 10       | -          |
| UART1           | 13       | -          |
| UART2           | 14       | -          |
| UART0           | 15       | -          |
| TIMG0           | 16       | -          |
| TIMG16          | 17       | -          |
| TIMA0           | 18       | -          |
| TIMA1           | 19       | -          |
| TIMG7           | 20       | -          |
| TIMG12          | 21       | -          |
| I2C0            | 24       | -          |
| I2C1            | 25       | -          |
| RTC             | 30       | -          |
| DMA             | 31       | -          |

### 8.8 Flash Memory

A single bank of non-volatile flash memory is provided for storing executable program code and application data.

Key features of the flash include:

- Hardware ECC protection (encode and decode) with single bit error correction and double-bit error detection
- In-circuit program and erase operations supported across the entire recommended supply range
- Small 1kB sector sizes (minimum erase resolution of 1kB)
- Up to 100,000 program/erase cycles on the lower 32kB of the flash memory, with up to 10,000 program/erase cycles on the remaining flash memory (devices with 32kB support 100,000 cycles on the entire flash memory)

For a complete description of the flash memory, see the NVM chapter of the technical reference manual.

### 8.9 SRAM

MSPM0Gxx MCUs include a low power, high performance SRAM memory with zero wait state access across the supported CPU frequency range of the device. MSPM0Gxx MCUs also provides up to 32KB of ECC protected SRAM with hardware parity. SRAM memory may be used for storing volatile information such as the call stack,



heap, global data, and code. The SRAM memory content is fully retained in run, sleep, stop, and standby operating modes and is lost in shutdown mode. A write protection mechanism is provided to allow the application to prevent unintended modifications to the SRAM memory. Write protection is useful when placing executable code into SRAM as it provides a level of protection against unintentional overwrites of code by either the CPU or DMA. Placing code in SRAM can improve performance of critical loops by enabling zero wait state operation and lower power consumption. Please note that if the DMA controller is to be configured for DMA transfers which access the SRAM, the ECC protected SRAM address region must not be used by the DMA or the CPU. In cases where the DMA must access SRAM, configure the DMA and CPU to use only the parity checked SRAM address region or the unchecked SRAM address region

# 8.10 GPIO

The general purpose input/output (GPIO) peripheral provides the user with a means to write data out and read data in to and from the device pins. Through the use of the Port A and Port B GPIO peripherals, these devices support up to 60 GPIO pins.

The key features of the GPIO module include:

- 0 wait state MMR access from CPU
- Set/Clear/Toggle multiple bits without the need of a read-modify-write construct in software
- GPIOs with "Standard with Wake" drive functionality able to wake the device from SHUTDOWN mode
- "FastWake" feature enables low-power wakeup from STOP and STANDBY modes for any GPIO port
- User controlled input filtering

For more details, see the GPIO chapter of the *MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual*.

# 8.11 IOMUX

The IOMUX peripheral enables IO pad configuration and controls digital data flow to and from the device pins. The key features of the IOMUX include:

- IO Pad configuration registers allow for programmable drive strength, speed, pullup-down, and more
- Digital pin muxing allows for multiple peripheral signals to be routed to the same IO pad
- Pin functions and capabilities are user-configured using the PINCM register

For more details, see the IOMUX chapter of the *MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual*.

# 8.12 ADC

Both 12-bit analog-to-digital converter (ADC) modules in these devices, ADC0 and ADC1, support fast 12-bit conversions with single-ended inputs and simultaneous sampling operation.

ADC features include:

- 12-bit output resolution at 4Msps with greater than 11 ENOB
- Hardware averaging enables 14-bit effective resolution at 250 ksps
- Up to 17 total external input channels with individual result storage registers
- Internal channels for temperature sensing, supply monitoring, and analog signal chain
- Software selectable reference:
  - Configurable internal reference voltage of 1.4 V and 2.5 V (requires decoupling capacitor on VREF+ and VREF- pins)
  - MCU supply voltage (VDD)
  - External reference supplied to the ADC through the VREF+ and VREF- pins
- Operates in RUN, SLEEP, and STOP modes

| CHANNEL[0:7] | SIGNAL NAME <sup>(2)</sup> |      | CHANNEL[8:15] | SIGNAL NAME (1) (2) |                     |
|--------------|----------------------------|------|---------------|---------------------|---------------------|
|              | ADC0                       | ADC1 | CHANNEL[0.15] | ADC0                | ADC1                |
| 0            | A0_0                       | A1_0 | 8             | A1_7 <sup>(3)</sup> | A0_7 <sup>(3)</sup> |
| 1            | A0_1                       | A1_1 | 9             | -                   | -                   |

### Table 8-7. ADC Channel Mapping

**ADVANCE INFORMATION** 

| Table 8-7. ADC Channel Mapping (continued) |                            |      |               |                           |                           |  |  |
|--------------------------------------------|----------------------------|------|---------------|---------------------------|---------------------------|--|--|
|                                            | SIGNAL NAME <sup>(2)</sup> |      |               | SIGNAL NAME (1) (2)       |                           |  |  |
| CHANNEL[0:7]                               | ADC0                       | ADC1 | CHANNEL[8:15] | ADC0                      | ADC1                      |  |  |
| 2                                          | A0_2                       | A1_2 | 10            | -                         | -                         |  |  |
| 3                                          | A0_3                       | A1_3 | 11            | Temperature Sensor        | -                         |  |  |
| 4                                          | A0_4                       | A1_4 | 12            | A0_12                     | Temperature Sensor        |  |  |
| 5                                          | A0_5                       | A1_5 | 13            |                           |                           |  |  |
| 6                                          | A0_6                       | A1_6 | 14            | GPAMP output              | GPAMP output              |  |  |
| 7                                          | A0_7                       | A1_7 | 15            | Supply/Battery<br>Monitor | Supply/Battery<br>Monitor |  |  |

## Table 8-7. ADC Channel Mapping (continued)

(1) Italicized signal names are purely internal to the SoC. These signals are used for interal peripheral interconnections.

(2) For more information about device analog connections please refer to Section 8.23.

(3) Note that each channel 8 of each ADC can be sampled by the opposite ADC. Channel 8 of each ADC samples the other ADC's channel Ax\_7. Every ADC channel is available on a dedicated device pin.

For more details, see the ADC chapter of the MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual.

#### 8.13 Temperature Sensor

The temperature sensor provides a voltage output that changes linearly with device temperature. The temperature sensor output is internally connected to one of ADC input channels to enable a temperature-to-digital conversion.

A unit-specific single-point calibration value for the temperature sensor is provided in the factory constants memory region. This calibration value represents the ADC conversion result (in ADC code format) corresponding to the temperature sensor being measured in 12-bit mode with the 1.4-V internal VREF at the factory trim temperature (TS<sub>TRIM</sub>). The ADC and VREF configuration for the above measurement is as the following: RES=0 (12-bit mode), VRSEL=2h (internal VREF), BUFCONFIG=1h (1.4V VREF), ADC t<sub>Sample</sub>=12.5 $\mu$ s. This calibration value can be used with the temperature sensor temperature coefficient (TS<sub>c</sub>) to estimate the device temperature. See the temperature sensor section of the *MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual* for guidance on estimating the device temperature with the factory trim value.

### 8.14 VREF

The shared voltage reference module (VREF) in these devices contain a configurable voltage reference buffer which allows users to supply a stable reference to on-board analog peripherals. It also supports bringing in an external reference for applications where higher accuracy is required.

VREF features include:

- 1.4V and 2.5V user-selectable internal references
- · Internal reference supports full speed ADC operation
- Support for bringing in an external reference on VREF+/- device pins
- Requires a decoupling capacitor placed on VREF+/- pins for proper operation. See VREF specification section for more details

For more details, see the VREF chapter of the *MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual*.

### 8.15 GPAMP

The general-purpose amplifier (GPAMP) peripheral is a chopper-stabilized general-purpose operational amplifier with rail-to-rail input and output.

The GPAMP supports the following features:

- · Software selectable chopper stabilization
- Rail-to-rail input and output
- Programmable internal unity gain feedback loop

Copyright © 2023 Texas Instruments Incorporated



For more details, see the ADC chapter of the MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual.

## 8.16 CRC

The cyclical redundancy check (CRC) module provides a signature for an input data sequence. Key features of the CRC module include:

- Support for 16-bit CRC based on CRC16-CCITT
- Support for 32-bit CRC based on CRC32-ISO3309
- Support for bit reversal

For more details, see the CRC chapter of the *MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual.* 

# 8.17 UART

The UART peripherals (UART0, UART1, UART2, and UART3) provide the following key features:

- Standard asynchronous communication bits for start, stop, and parity
- Fully programmable serial interface
  - 5, 6, 7 or 8 data bits
  - Even, odd, stick, or no-parity bit generation and detection
  - 1 or 2 stop bit generation
  - Line-break detection
  - Glitch filter on the input signals
  - Programmable baud rate generation with oversampling by 16, 8 or 3
  - Local Interconnect Network (LIN) mode support
- Separated transmit and receive FIFOs support DAM data transfer
- Support transmit and receive loopback mode operation
- See Table 8-8 for detail information on supported protocols

#### Table 8-8. UART Features

| UART Features                       | UART0 (Extend) | UART1 and 2 (Main) | UART3 (Main) |
|-------------------------------------|----------------|--------------------|--------------|
| Active in Stop and Standby Mode     | Yes            | Yes                | -            |
| Separate transmit and receive FIFOs | Yes            | Yes                | Yes          |
| Support hardware flow control       | Yes            | Yes                | Yes          |
| Support 9-bit configuration         | Yes            | Yes                | Yes          |
| Support LIN mode                    | Yes            | -                  | -            |
| Support DALI                        | Yes            | -                  | -            |
| Support IrDA                        | Yes            | -                  | -            |
| Support ISO7816 Smart Card          | Yes            | -                  | -            |
| Support Manchester coding           | Yes            | -                  | -            |

For more details, see the UART chapter of the *MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual*.

### 8.18 I2C

The inter-integrated circuit interface (I<sup>2</sup>C) peripherals in these devices provide bidirectional data transfer with other I2C devices on the bus and support the following key features:

- 7-bit and 10-bit addressing mode with multiple 7-bit target addresses
- Multiple-controller transmitter or receiver mode
- · Target receiver or transmitter mode with configurable clock stretching
- Support Standard-mode (Sm), with a bit rate up to 100 kbit/s
- Support Fast-mode (Fm), with a bit rate up to 400 kbit/s
- Support Fast-mode Plus (Fm+), with a bit rate up to 1 Mbit/s



- Supported on open drain IOs (ODIO) and high-drive (HDIO) IOs only
- Separated transmit and receive FIFOs support DMA data transfer
- Support SMBus 3.0 with PEC, ARP, timeout detection and host support
- Wakeup from low power mode on address match
- Support analog and digital glitch filter for input signal glitch suppression
- 8-entry transmit and receive FIFOs

For more details, see the I2C chapter of the MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual.

### 8.19 SPI

The serial peripheral interface (SPI) peripherals in these devices support the following key features:

- Support ULPCLK/2 bit rate and up to 32Mbits/s in both controller and peripheral mode <sup>1</sup>
- Configurable as a controller or a peripheral
- Configurable chip select for both controller and peripheral
- Programmable clock prescaler and bit rate
- Programmable data frame size from 4 bits to 16 bits (controller mode) and 7 bits to 16 bit (peripheral mode)
- Supports PACKEN feature that allows the packing of 2 16 bit FIFO entries into a 32-bit value to improve CPU performance
- Transmit and receive FIFOs (4 entries each with 16 bits per entry) supporting DMA data transfer
- · Supports TI mode, Motorola mode and National Microwire format

For more details, see the SPI chapter of the MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual.

### 8.20 WWDT

The windowed watchdog timer (WWDT) can be used to supervise the operation of the device, specifically code execution. The WWDT can be used to generate a reset or an interrupt if the application software does not successfully reset the watchdog within a specified window of time. Key features of the WWDT include:

- 25-bit counter
- Programmable clock divider
- Eight software selectable watchdog timer periods
- · Eight software selectable window sizes
- Support for stopping the WWDT automatically when entering a sleep mode
- Interval timer mode for applications which do not require watchdog functionality

For more details, see the WWDT chapter of the *MSPM0 L-Series 32-MHz Microcontrollers Technical Reference Manual*.

### 8.21 RTC

The real-time clock (RTC) operates off of a 32kHz input clock source (typically a low frequency crystal) and provides a time base to the application with multiple options for interrupts to the CPU. Key features of the RTC include:

- · Counters for seconds, minutes, hours, day of the week, day of the month, month, and year
- · Binary or BCD format
- Leap-year handling
- One customizable alarm interrupt based on minute, hour, day of the week, and day of the month
- Interval alarm interrupt to wake every minute, every hour, at midnight, or at noon
- Interval alarm interrupt providing periodic wake-up at 4096, 2048, 1024, 512, 256, or 128 Hz
- Interval alarm interrupt providing periodic wake-up at 64, 32, 16, 8, 4, 2, 1, and 0.5 Hz
- Calibration for crystal offset error (up to +/- 240ppm)
- Compensation for temperature drift (up to +/- 240ppm)
- RTC clock output to pin for calibration

Copyright © 2023 Texas Instruments Incorporated

<sup>&</sup>lt;sup>1</sup> Only SPI signals on HSIO pins support data rate > 16 Mbits/s; see the *Pin Diagrams* section for HSIO pins.



For more details, see the RTC chapter of the MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual.

## 8.22 Timers (TIMx)

The timer peripherals in these devices support the following key features, for specific configuration see Table 8-9:

Specific features for the general-purpose timer (TIMGx) include:

- 16-bit up, down, up-down or down-up counter, with repeat-reload mode
- · 32-bit up, down, up-down or down-up counter, with repeat-reload mode
- · Selectable and configurable clock source
- 8-bit programmable prescaler to divide the counter clock frequency
- Two independent channels for
  - Output compare
  - Input capture
  - PWM output
  - One-shot mode
- CC register available in TIMG7 and TIMG12
- Shadow register for load available in TIMG7
- Support quadrature encoder interface (QEI) for positioning and movement sensing available in TIMG8
- Support synchronization and cross trigger among different TIMx instances in the same power domain
- Support interrupt/DMA trigger generation and cross peripherals (such as ADC) trigger capability
- Cross trigger event logic for Hall sensor inputs

Specific features for the advanced timer (TIMAx) include:

- 16-bit down or up-down counter, with repeat-reload mode
- Selectable and configurable clock source
- 8-bit programmable prescaler to divide the counter clock frequency
- Repeat counter to generate an interrupt or event only after a given number of cycles of the counter
- Up to four independent channels for
  - Output compare
  - Input capture
  - PWM output
  - One-shot mode
- Shadow register for load and CC register available in both TIMA0 and TIMA1
- Complementary output PWM
- Asymmetric PWM with programmable dead band insertion
- Fault handling mechanism to ensure the output signals in a safe user-defined state when a fault condition is encountered
- · Support synchronization and cross trigger among different TIMx instances in the same power domain
- Support interrupt and DMA trigger generation and cross peripherals (such as ADC) trigger capability
- Two additional capture/compare channels for internal events

| TIMER<br>NAME | POWER<br>DOMAIN | RESOLUTION | PRESCALE<br>R | REPEAT<br>COUNTER | CAPTURE /<br>COMPARE<br>CHANNELS | PHASE<br>LOAD | SHADOW<br>LOAD | SHADOW<br>CC | DEADBAND | FAULT | QEI |
|---------------|-----------------|------------|---------------|-------------------|----------------------------------|---------------|----------------|--------------|----------|-------|-----|
| TIMG0         | PD0             | 16-bit     | 8-bit         | -                 | 2                                | -             | -              | -            | -        | -     | -   |
| TIMG6         | PD1             | 16-bit     | 8-bit         | -                 | 2                                | -             | -              | -            | -        | -     | -   |
| TIMG7         | PD1             | 16-bit     | 8-bit         | -                 | 2                                | -             | Yes            | Yes          | -        | -     | -   |
| TIMG8         | PD0             | 16-bit     | 8-bit         | -                 | 2                                | -             | -              | -            | -        | -     | Yes |
| TIMG12        | PD1             | 32-bit     | -             | -                 | 2                                | -             | -              | Yes          | -        | -     | -   |
| TIMA0         | PD1             | 16-bit     | 8-bit         | 8-bit             | 4                                | Yes           | Yes            | Yes          | Yes      | Yes   | -   |
| TIMA1         | PD1             | 16-bit     | 8-bit         | 8-bit             | 2                                | Yes           | Yes            | Yes          | Yes      | Yes   | -   |

### Table 8-9. TIMx Configurations



#### Table 8-10. TIMx Cross Trigger Map (PD1)

| TSEL.ETSEL Selection | TIMA0                   | TIMA1        | TIMG6        | TIMG7        | TIMG12       |
|----------------------|-------------------------|--------------|--------------|--------------|--------------|
| 0                    | TIMA0.TRIG0             | TIMA0.TRIG0  | TIMA0.TRIG0  | TIMA0.TRIG0  | TIMA0.TRIG0  |
| 1                    | TIMA1.TRIG0             | TIMA1.TRIG0  | TIMA1.TRIG0  | TIMA1.TRIG0  | TIMA1.TRIG0  |
| 2                    | TIMG6.TRIG0             | TIMG6.TRIG0  | TIMG6.TRIG0  | TIMG6.TRIG0  | TIMG6.TRIG0  |
| 3                    | TIMG7.TRIG0             | TIMG7.TRIG0  | TIMG7.TRIG0  | TIMG7.TRIG0  | TIMG7.TRIG0  |
| 4                    | TIMG12.TRIG0            | TIMG12.TRIG0 | TIMG12.TRIG0 | TIMG12.TRIG0 | TIMG12.TRIG0 |
| 5                    | TIMG8.TRIG0             | TIMG8.TRIG0  | TIMG8.TRIG0  | TIMG8.TRIG0  | TIMG8.TRIG0  |
| 6 to 15              |                         |              | Reserved     |              |              |
| 16                   | Event Subscriber Port 0 |              |              |              |              |
| 17                   | Event Subscriber Port 1 |              |              |              |              |
| 18-31                |                         |              | Reserved     |              |              |

#### Table 8-11. TIMx Cross Trigger Map (PD0)

| TSEL.ETSEL Selection | TIMG0                   | TIMG8       |  |  |  |  |
|----------------------|-------------------------|-------------|--|--|--|--|
| 0                    | TIMG0.TRIG0             | TIMG0.TRIG0 |  |  |  |  |
| 1                    | TIMG8.TRIG0             | TIMG8.TRIG0 |  |  |  |  |
| 2 to 15              | Reserved                |             |  |  |  |  |
| 16                   | Event Subscriber Port 0 |             |  |  |  |  |
| 17                   | Event Subscriber Port 1 |             |  |  |  |  |
| 18-31                | Reserved                |             |  |  |  |  |

For more details, see the TIMx chapter of the *MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual*.



### 8.23 Device Analog Connections

Figure 8-1 shows the internal analog connection of the device



Figure 8-1. Analog Connections



### 8.24 Input/Output Diagrams

The IOMUX manages the selection of which peripheral function is to be used on a digital IO. It also provides the controls for the output driver, input path, and the wake-up logic for wakeup from SHUTDOWN mode. For more information, refer to the IOMUX section of the *MSPMO G-Series 80-MHz Microcontrollers Technical Reference Manual*.

The mixed-signal IO pin slice diagram for a full featured IO pin is shown in Figure 8-2. Not all pins will have analog functions, wake-up logic, drive strength control, and pullup or pulldown resistors available. See the device-specific data sheet for detailed information on what features are supported for a specific pin.



Figure 8-2. Superset Input/Output Diagram

### 8.25 Serial Wire Debug Interface

A serial wire debug (SWD) two-wire interface is provided via an ARM compatible serial wire debug port (SW-DP) to enable access to multiple debug functions within the device. For a complete description of the debug functionality offered on MSPM0 devices, see the debug chapter of the technical reference manual.

| Table 6-12. Serial wire Debug Pill Requirements and Functions |              |                                          |  |  |  |
|---------------------------------------------------------------|--------------|------------------------------------------|--|--|--|
| DEVICE SIGNAL DIRECTION                                       |              | SWD FUNCTION                             |  |  |  |
| SWCLK                                                         | Input        | Serial wire clock from debug probe       |  |  |  |
| SWDIO                                                         | Input/Output | Bi-directional (shared) serial wire data |  |  |  |

| Table 9 42 Serial Wire  | Debug Din | Dequiremente el | ad Eurotiana |
|-------------------------|-----------|-----------------|--------------|
| Table 8-12. Serial Wire | Debug Pin | Requirements a  | IC FUNCTIONS |

# 8.26 Boot Strap Loader (BSL)

The boot strap loader (BSL) enables configuration of the device as well as programming of the device memory through a UART or I2C serial interface. Access to the device memory and configuration through the BSL is protected by a 256-bit user-defined password, and it is possible to completely disable the BSL in the device configuration, if desired. The BSL is enabled by default from TI to support use of the BSL for production programming.

A minimum of two pins are required to use the BSL: the BSLRX and BSLTX signals (for UART), or the BSLSCL and BSLSDA signals (for I<sup>2</sup>C). Additionally, one or two additional pins (BSL\_invoke and NRST) may be used for controlled invokation of the bootloader by an external host.

If enabled, the BSL may be invoked (started) in the following ways:

- The BSL is invoked during the boot process if the BSL\_invoke pin state matches the defined BSL\_invoke logic level. If the device fast boot mode is enabled, this invocation check is skipped. An external host can force the device into the BSL by asserting the invoke condition and applying a reset pulse to the NRST pin to trigger a BOOTRST, after which the device will verify the invoke condition during the reboot process and start the BSL if the invoke condition matches the expected logic level.
- The BSL is automatically invoked during the boot process if the reset vector and stack pointer are left unprogrammed. As a result, a blank device from TI will invoke the BSL during the boot process without any need to provide a hardware invoke condition on the BSL\_invoke pin. This enables production programming using just the serial interface signals.
- The BSL may be invoked at runtime from application software by issuing a SYSRST with BSL entry command.

| DEVICE SIGNAL | CONNECTION        | BSL FUNCTION                                                                                              |  |  |  |  |
|---------------|-------------------|-----------------------------------------------------------------------------------------------------------|--|--|--|--|
| BSLRX         | Required for UART | UART receive signal (RXD), an input                                                                       |  |  |  |  |
| BSLTX         | Required for UART | UART transmit signal (TXD) an output                                                                      |  |  |  |  |
| BSLSCL        | Required for I2C  | I <sup>2</sup> C BSL clock signal (SCL)                                                                   |  |  |  |  |
| BSLSDA        | Required for I2C  | I <sup>2</sup> C BSL data signal (SDA)                                                                    |  |  |  |  |
| BSL_invoke    | Optional          | Active-high digital input used to start the BSL during boot                                               |  |  |  |  |
| NRST          | Optional          | Active-low reset pin used to trigger a reset<br>and subsequent check of the invoke signal<br>(BSL_invoke) |  |  |  |  |

#### Table 8-13. BSL Pin Requirements and Functions

For a complete description of the BSL functionality and command set, see the MSPM0 boot strap loader user's guide.

### 8.27 Device Factory Constants

All devices include a memory-mapped FACTORY region which provides read-only data describing the capabilities of a device as well as any factory-provided trim information for use by application software. Refer to Factory Constants chapter of the *MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual*.



### Table 8-14. DEVICEID

DEVICEID address is 0x41C4.0004, PARTNUM is bit 12 to 27, MANUFACTURER is bit 1 to 11.

| Device     | DEVICEID.PARTNUM | DEVICEID.MANUFACTURER |
|------------|------------------|-----------------------|
| MSPM0G1105 | 0xBB88           | 0x17                  |
| MSPM0G1106 | 0xBB88           | 0x17                  |
| MSPM0G1107 | 0xBB88           | 0x17                  |

#### Table 8-15. USERID

USERID address is 0x41C4.0008, PART is bit 0 to 15, VARIANT is bit 16 to 23

| Device            | PART   | VARIANT | Device          | PART   | VARIANT |
|-------------------|--------|---------|-----------------|--------|---------|
| MSPM0G1107TPMR    | 0x807B | 0xB3    | MSPM0G1106TPMR  | 0x477B | 0xD4    |
| MSPM0G1107TRGZR   | 0x807B | 0x20    | MSPM0G1106TRGZR | 0x477B | 0xBB    |
| MSPM0G1107TPTR    | 0x807B | 0x32    | MSPM0G1106TPTR  | 0x477B | 0x71    |
| MSPM0G1107TRHBR   | 0x807B | 0xBC    | MSPM0G1106TRHBR | 0x477B | 0x0     |
| MSPM0G1107TDGS28R | 0x807B | 0x82    | MSPM0G1105TRGZR | 0x8934 | 0xFE    |
| MSPM0G1107TRGER   | 0x807B | 0x79    | MSPM0G1105TPTR  | 0x8934 | 0xD     |

### 8.28 Identification

#### **Revision and Device Identification**

The hardware revision and device identification values are stored in the memory-mapped FACTORY region, refer to Device Factory Constants section, which provides read-only data describing the capabilities of a device as well as any factory-provided trim information for use by application software. Refer to Factory Constants chapter of the *MSPM0 G-Series 80-MHz Microcontrollers Technical Reference Manual* for more information.

The device revision and identification information are also included as part of the top-side marking on the device package. The device-specific errata sheet describes these markings (see Section 10.4)



# 9 Applications, Implementation, and Layout

## 9.1 Typical Application

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1.1 Schematic

TI recommends connecting a combination of a  $10-\mu$ F and a  $0.1-\mu$ F low-ESR ceramic decoupling capacitor across the VDD and VSS pins, as well as placing these capacitors as close as possible to the supply pins that they decouple (within a few millimeters) to achieve a minimal loop area. The  $10-\mu$ F bulk decoupling capacitor is a recommended value for most applications, but this capacitance may be adjusted if needed based upon the PCB design and application requirements. For example, larger bulk capacitors can be used, but this can affect the supply rail ramp-up time.

The NRST reset pin must be pulled up to VDD (supply level) for the device to release from RESET state and start the boot process. TI recommends connecting an external  $47-k\Omega$  pullup resistor with a 10-nF pulldown capacitor for most applications, enabling the NRST pin to be controlled by another device or a debug probe.

The SYSOSC frequency correction loop (FCL) circuit utilizes an external 100-k $\Omega$  with 0.1% tolerance resistor with a temperature coefficient (TCR) of 25ppm/C or better populated between the ROSC pin and VSS. This resistor establishes a reference current to stabilize the SYSOSC frequency through a correction loop. This resistor is required if the FCL feature is used for higher accuracy, and it is not required if the SYSOSC FCL is not enabled. When the FCL mode is not used, the PA2 pin may be used as a digital input/output pin.

A 0.47-µF tank capacitor is required for the VCORE pin and must be placed close to the device with minimum distance to the device ground. Do not connect other circuits to the VCORE pin.

For the 5-V-tolerant open drain (ODIO), a pullup resistor is required to output high for I2C and UART functions, as the open drain IO only implement a low-side NMOS driver and no high-side PMOS driver. The 5V-tolerant open drain IO are fail-safe and may have a voltage present even if VDD is not supplied.







# **10 Device and Documentation Support**

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

### **10.1 Getting Started and Next Steps**

For more information on the MSP low-power microcontrollers and the tools and libraries that are available to help with development, visit the Texas Instruments *Arm Cortex-M0+ MCUs* page.

#### **10.2 Device Nomenclature**

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all MSP MCU devices and support tools. . Each MSP MCU commercial family member has one of two prefixes: MSP or X. These prefixes represent evolutionary stages of product development from engineering prototypes (X) through fully qualified production devices (MSP).

X – Experimental device that is not necessarily representative of the final device's electrical specifications

**MSP** – Fully qualified production device

**X** devices are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes." MSP devices have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies. Predictions show that prototype devices (X) have a greater failure rate than the standard production devices. TI recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

TI device nomenclature also includes a suffix with the device family name. This suffix indicates the temperature range, package type, and distribution format. Figure 10-1 provides a legend for reading the complete device name.



#### Figure 10-1. Device Nomenclature

| Processor Family    | MSP = Mixed-signal processor<br>X= Experimental silicon            |  |
|---------------------|--------------------------------------------------------------------|--|
| MCU Platform        | M0 = Arm based 32-bit M0+                                          |  |
| Product Family      | G = 80-MHz frequency                                               |  |
| Device Subfamily    | 110 = 2x ADC                                                       |  |
| Flash Memory        | 5 = 32KB<br>6 = 64KB<br>7 = 128KB                                  |  |
| Temperature Range   | $T = -40^{\circ}C \text{ to } 105^{\circ}C$                        |  |
| Package Type        | See the Device Comparison section and https://www.ti.com/packaging |  |
| Distribution Format | T = Small reel<br>R = Large reel<br>No marking = Tube or tray      |  |



For orderable part numbers of MSP devices in different package types, see the Package Option Addendum of this document, ti.com, or contact your TI sales representative.

### 10.3 Tools and Software

#### **Design Kits and Evaluation Modules**

| Empowers you to immediately start developing on the industry's best integrated<br>analog and most cost-optimized general purpose MSPM0 MCU family. Exposes<br>all device pins and functionality; includes some built-in circuitry, out-of-box<br>software demos, and on-board XDS110 debug probe for programming/debugging/<br>EnergyTrace.<br>The LP ecosystem includes dozens of BoosterPack stackable plug-in modules to<br>extend functionality. |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| Contains software drivers, middleware libraries, documentation, tools, and code examples that create a familiar and easy user experience for all MSPM0 devices.                                                                                                                                                                                                                                                                                      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| Start your evaluation and development on a web browser without any installation.<br>Cloud tools also have a downloadable, offline version.                                                                                                                                                                                                                                                                                                           |  |
| Online portal to TI SDKs. Accessible in CCS IDE or in TI Cloud Tools.                                                                                                                                                                                                                                                                                                                                                                                |  |
| Intuitive GUI to configure device and peripherals, resolve system conflicts, generate configuration code, and automate pin mux settings. Accessible in CCS IDE ,in TI Cloud Tools or a standalone version. (offline version)                                                                                                                                                                                                                         |  |
| Great starting point for all developers to learn about the MSPM0 MCU Platform with training modules that span a wide range of topics. Part of TIRex.                                                                                                                                                                                                                                                                                                 |  |
| GUIs that simplify evaluation of certain MSPM0 features, such as configuring and monitoring a fully integrated analog signal chain without any code needed.                                                                                                                                                                                                                                                                                          |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| Code Composer Studio is an integrated development environment (IDE) for TI's microcontrollers and processors. It comprises a suite of tools used to develop and debug embedded applications. CCS is completely free to use and is available on Eclipse and Theia frameworks.                                                                                                                                                                         |  |
| IAR Embedded Workbench for Arm delivers a complete development toolchain<br>for building and debugging embedded applications for MSPM0.The included IAR<br>C/C++ Compiler generates highly optimized code for your application, and the<br>C-SPY Debugger is a fully integrated debugger for source and disassembly level<br>debugging with support for complex code and data breakpoint.                                                            |  |
| Arm Keil MDK is a complete debugger and C/C++ compiler toolchain for building<br>and debugging embedded applications for MSPM0.Keil MDK includes a fully<br>integrated debugger for source and disassembly level debugging.MDK provides full<br>CMSIS compliance.                                                                                                                                                                                    |  |
| TI Arm Clang is included in Code Composer Studio.                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| The MSPM0 SDK supports development using the open-source Arm GNU Toolchain.Arm GCC is supported by Code Composer Studio (CCS).                                                                                                                                                                                                                                                                                                                       |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |

**ADVANCE INFORMATION** 



### **10.4 Documentation Support**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

The following documents describe the MSPM0 MCUs. Copies of these documents are available on the Internet at www.ti.com.

#### **Technical Reference Manual**

MSPM0 G-Series 80-<br/>MHz MicrocontrollersThis manual describes the modules and peripherals of the MSPM0G family of<br/>devices. Each description presents the module or peripheral in a general sense. Not<br/>all features and functions of all modules or peripherals are present on all devices. In<br/>addition, modules or peripherals can differ in their exact implementation on different<br/>devices. Pin functions, internal signal connections, and operational parameters differ<br/>from device to device. See the device-specific data sheet for these details.

#### **10.5 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.6 Trademarks

LaunchPad<sup>™</sup>, Code Composer Studio<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. Arm<sup>®</sup> and Cortex<sup>®</sup> are registered trademarks of Arm Limited. All trademarks are the property of their respective owners.

#### **10.7 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.8 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

# **12 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE      | REVISION | NOTES                  |
|-----------|----------|------------------------|
| June 2023 | *        | Initial Public Release |

### **GENERIC PACKAGE VIEW**

### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



### **RHB 32**

5 x 5, 0.5 mm pitch

## **GENERIC PACKAGE VIEW**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



### PM0064A



### **PACKAGE OUTLINE**

#### LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MS-026.



## **PM0064A**

# **EXAMPLE BOARD LAYOUT**

#### LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



5. Publication IPC-7351 may have alternate designs.

Solder mask tolerances between and around signal pads can vary based on board fabrication site.
 For more information, see Texas Instruments literature number SLMA004 (www.ti.com/lit/slma004).



## PM0064A

## **EXAMPLE STENCIL DESIGN**

#### LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **PT0048A**



## **PACKAGE OUTLINE**

#### LQFP - 1.6 mm max height

LOW PROFILE QUAD FLATPACK



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing All linear differences of the formulated starting difference in parentices are to reference 2..., per ASME Y14.5M.
   This drawing is subject to change without notice.
   Reference JEDEC registration MS-026.
   This may also be a thermally enhanced plastic package with leads conected to the die pads.



## PT0048A

# **EXAMPLE BOARD LAYOUT**

#### LQFP - 1.6 mm max height

LOW PROFILE QUAD FLATPACK



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PT0048A

# **EXAMPLE STENCIL DESIGN**

#### LQFP - 1.6 mm max height

LOW PROFILE QUAD FLATPACK



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



### **RGZ0048B**



### **PACKAGE OUTLINE**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **RGZ0048B**

# **EXAMPLE BOARD LAYOUT**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



### **RGZ0048B**

# **EXAMPLE STENCIL DESIGN**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### **RHB0032E**



### **PACKAGE OUTLINE**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



## **RHB0032E**

# **EXAMPLE BOARD LAYOUT**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

 Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



## **RHB0032E**

## **EXAMPLE STENCIL DESIGN**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# **DGS0028A**



### **PACKAGE OUTLINE**

#### VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. No JEDEC registration as of September 2020.
   5. Features may differ or may not be present.



### RGE0024H

### **PACKAGE OUTLINE**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



### **RGE0024H**

### **EXAMPLE BOARD LAYOUT**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



#### **RGE0024H**

### **EXAMPLE STENCIL DESIGN**

#### VQFN - 1 mm max height

PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..





#### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| XMSM0G1106TRHBR  | ACTIVE        | VQFN         | RHB                | 32   | 3000           | TBD             | Call TI                              | Call TI              | -40 to 105   |                         | Samples |
| XMSM0G1107TRGER  | ACTIVE        | VQFN         | RGE                | 24   | 3000           | TBD             | Call TI                              | Call TI              | -40 to 105   |                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

#### PACKAGE OPTION ADDENDUM

13-Jun-2023

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated