# **MOSFET** - N-Channel Shielded Gate PowerTrench® 150 V, 7.9 mΩ, 95.6 A

## NTMFS7D5N15MC

#### **Features**

- Small Footprint (5 x 6 mm) for Compact Design
- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low QG and Capacitance to Minimize Driver Losses
- 100% UIL Tested
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant

## **Typical Applications**

- Synchronous Rectification
- AC-DC and DC-DC Power Supplies
- AC-DC Adapters (USB PD) SR
- Load Switch

## MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Parameter                                                                                         |                      | Symbol                            | Value           | Unit  |    |
|---------------------------------------------------------------------------------------------------|----------------------|-----------------------------------|-----------------|-------|----|
| Drain-to-Source Voltage                                                                           |                      | V <sub>DSS</sub>                  | 150             | V     |    |
| Gate-to-Source Voltage                                                                            |                      | V <sub>GS</sub>                   | ±20             | V     |    |
| Continuous Drain<br>Current R <sub>θJC</sub> (Note 2)                                             | Steady               | T <sub>C</sub> = 25°C             | I <sub>D</sub>  | 95.6  | Α  |
| Power Dissipation $R_{\theta JC}$ (Note 2)                                                        | State                |                                   | P <sub>D</sub>  | 166.7 | W  |
| Continuous Drain<br>Current R <sub>0JA</sub><br>(Notes 1, 2)                                      | Steady<br>State      | '     . = 95°('                   | I <sub>D</sub>  | 13.5  | Α  |
| Power Dissipation R <sub>θJA</sub> (Notes 1, 2)                                                   |                      |                                   | P <sub>D</sub>  | 3.3   | W  |
| Pulsed Drain Current                                                                              | T <sub>C</sub> = 25° | °C, t <sub>p</sub> = 100 μs       | I <sub>DM</sub> | 478   | Α  |
| Operating Junction and Storage Temperature Range                                                  |                      | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>+175  | °C    |    |
| Single Pulse Drain-to-Source Avalanche<br>Energy (I <sub>L</sub> = 18 A <sub>pk</sub> , L = 3 mH) |                      |                                   |                 | 486   | mJ |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s)                                 |                      | TL                                | 260             | °C    |    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. Surface-mounted on FR4 board using a 1 in2, 2 oz. Cu pad.
- 2. The entire application environment impacts the thermal resistance values shown, they are not constants and are only valid for the particular conditions noted.



#### ON Semiconductor®

#### www.onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 150 V                | 7.9 m $\Omega$ @ 10 V   | 95.6 A             |



**N-CHANNEL MOSFET** 



## **MARKING DIAGRAM**



7D515M = Specific Device Code

= Assembly Location

Υ = Year W = Work Week 77 = Lot Traceability

#### **ORDERING INFORMATION**

| Device                 | Package  | Shipping <sup>†</sup> |  |  |
|------------------------|----------|-----------------------|--|--|
| NTMFS7D5N15MC          | Power 56 | 3000 / Tape           |  |  |
| (Pb-Free/Halogen Free) | (PQFN8)  | & Reel                |  |  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                       | Symbol        | Value | Unit |  |
|-------------------------------------------------|---------------|-------|------|--|
| Junction-to-Case - Steady State (Note 2)        | $R_{	hetaJC}$ | 0.9   | °C/W |  |
| Junction-to-Ambient - Steady State (Notes 1, 2) | $R_{	hetaJA}$ | 45    |      |  |

## **ELECTRICAL CHARACTERISTICS** (T<sub>.1</sub> = 25°C unless otherwise noted)

| Parameter                                                    | Symbol                              | Test Condition                                                                                                         |                       | Min | Тур  | Max  | Unit  |
|--------------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|------|------|-------|
| OFF CHARACTERISTICS                                          |                                     |                                                                                                                        |                       |     | •    |      | •     |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                                                          |                       | 150 |      |      | ٧     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /              | I <sub>D</sub> = 250 μA, ref to 25°C                                                                                   |                       |     | 83   |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                    | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 120 V                                                                      | T <sub>J</sub> = 25°C |     |      | 1.0  | μΑ    |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                    | V <sub>DS</sub> = 0 V, V <sub>GS</sub>                                                                                 | = ±20 V               |     |      | ±100 | nA    |
| ON CHARACTERISTICS                                           |                                     |                                                                                                                        |                       |     |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                 | $V_{GS} = V_{DS}, I_D = 295 \mu\text{A}$                                                                               |                       | 2.5 |      | 4.5  | V     |
| Negative Threshold Temperature Coefficient                   | V <sub>GS(TH)</sub> /T <sub>J</sub> | I <sub>D</sub> = 295 μA, ref to 25°C                                                                                   |                       |     | -8.3 |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                 | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 54 A                                                                          |                       |     | 6.4  | 7.9  | mΩ    |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                 | V <sub>GS</sub> = 8 V, I <sub>D</sub> = 27 A                                                                           |                       |     | 6.9  | 9.2  | mΩ    |
| Forward Transconductance                                     | 9FS                                 | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 54 A                                                                          |                       |     | 91   |      | S     |
| CHARGES, CAPACITANCES & GATE RESIS                           | STANCE                              |                                                                                                                        |                       |     |      |      |       |
| Input Capacitance                                            | C <sub>ISS</sub>                    | V <sub>GS</sub> = 0 V, f = 1 MHz, V <sub>DS</sub> = 75 V                                                               |                       |     | 3835 |      | pF    |
| Output Capacitance                                           | C <sub>OSS</sub>                    |                                                                                                                        |                       |     | 1070 |      |       |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                    |                                                                                                                        |                       |     | 11   |      |       |
| Gate-Resistance                                              | $R_{G}$                             |                                                                                                                        |                       |     | 0.6  | 1.2  | Ω     |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                 | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 75 V; I <sub>D</sub> = 54 A<br>V <sub>DD</sub> = 75 V, V <sub>GS</sub> = 0 V |                       |     | 46   |      | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                  |                                                                                                                        |                       |     | 12   |      |       |
| Gate-to-Source Charge                                        | $Q_{GS}$                            |                                                                                                                        |                       |     | 20   |      |       |
| Gate-to-Drain Charge                                         | $Q_{GD}$                            |                                                                                                                        |                       |     | 7    |      |       |
| Plateau Voltage                                              | $V_{GP}$                            |                                                                                                                        |                       |     | 6    |      | V     |
| Output Charge                                                | Q <sub>OSS</sub>                    |                                                                                                                        |                       |     | 116  |      | nC    |
| SWITCHING CHARACTERISTICS                                    |                                     |                                                                                                                        |                       |     |      |      |       |
| Turn-On Delay Time                                           | t <sub>d(ON)</sub>                  |                                                                                                                        |                       |     | 27   |      |       |
| Rise Time                                                    | t <sub>r</sub>                      | $V_{GS}$ = 10 V, $V_{DD}$ = 75 V, $I_{D}$ = 54 A, $R_{G}$ = 6 $\Omega$                                                 |                       |     | 6    |      | ns    |
| Turn-Off Delay Time                                          | t <sub>d(OFF)</sub>                 |                                                                                                                        |                       |     | 32   |      |       |
| Fall Time                                                    | t <sub>f</sub>                      |                                                                                                                        |                       |     | 5    |      |       |
| DRAIN-SOURCE DIODE CHARACTERISTIC                            | s                                   |                                                                                                                        |                       |     |      |      |       |
| Forward Diode Voltage                                        | $V_{SD}$                            | $V_{GS} = 0 \text{ V}, I_{S} = 54 \text{ A}$                                                                           | T <sub>J</sub> = 25°C |     | 0.87 | 1.2  | V     |
| Reverse Recovery Time                                        | t <sub>RR</sub>                     | V <sub>GS</sub> = 0 V, V <sub>DD</sub>                                                                                 | = 75 V                |     | 59   |      | ns    |
| Reverse Recovery Charge                                      | $Q_{RR}$                            | $dI_S/dt = 100 \text{ A/}\mu\text{s}, I_S = 54 \text{ A}$                                                              |                       |     | 111  |      | nC    |
| Reverse Recovery Time                                        | t <sub>RR</sub>                     | V <sub>GS</sub> = 0 V, V <sub>DD</sub> = 75 V<br>dI <sub>S</sub> /dt = 1000 A/μs, I <sub>S</sub> = 54 A                |                       |     | 44   |      | ns    |
| Reverse Recovery Charge                                      | Q <sub>RR</sub>                     |                                                                                                                        |                       |     | 616  |      | nC    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## NOTES:

3.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5  $\times$  1.5 in. board of FR-4 material.  $R_{\theta CA}$  is determined by the user's board design.



a)  $45^{\circ}$ C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper.



b) 115°C/W when mounted on a minimum pad of 2 oz copper.

#### **TYPICAL CHARACTERISTICS**



Figure 1. On-Region Characteristics



Figure 2. Normalized On-Resistance vs. Drain Current and Gate Voltage



Figure 3. Normalized On–Resistance vs. Junction Temperature



Figure 4. On-Resistance vs. Gate-to-Source Voltage



Figure 5. Transfer Characteristics



Figure 6. Source-to-Drain Diode Forward Voltage vs. Source Current

#### **TYPICAL CHARACTERISTICS**



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance vs. Drain-to-Source Voltage



Figure 9. Drain Current vs. Case Temperature



Figure 10. Peak Power



Figure 11. Unclamped Inductive Switching Capability



Figure 12. Forward Bias Safe Operating Area

## **TYPICAL CHARACTERISTICS**



Figure 13. Transient Thermal Impedance

#### **PACKAGE DIMENSIONS**

#### PQFN8 5X6, 1.27P CASE 483AF ISSUE O







NOTES: UNLESS OTHERWISE SPECIFIED

- A) PACKAGE STANDARD REFERENCE: JEDEC MO-240, ISSUE A, VAR. AA,
- B) ALL DIMENSIONS ARE IN MILLIMETERS.
- C) DIMENSIONS DO NOT INCLUDE BURRS OR MOLD FLASH. MOLD FLASH OR BURRS DOES NOT EXCEED 0.10MM.
- D) DIMENSIONING AND TOLERANCING PER ASME Y14.5M-2009.
- E) IT IS RECOMMENDED TO HAVE NO TRACES OR VIAS WITHIN THE KEEP OUT AREA.

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability. arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative