### **RENESAS** Automotive Sensor Signal Conditioner with Analog Output

### Description

The ZSSC4151C is a member of Renesas's family of CMOS integrated circuits for highly accurate amplification and sensor-specific correction of differential bridge sensor signals. Featuring a maximum analog pre-amplification of 200, the ZSSC4151C is adjustable to nearly all resistive sensor bridges.

Digital compensation of offset, sensitivity, temperature drift, and nonlinearity is accomplished via a 16-bit RISC microcontroller. Calibration coefficients and configuration data are stored in the ZSSC4151C nonvolatile memory (NVM), which is reliable in automotive applications.

Measured values are provided via a ratiometric analog output signal at the AOUT pin. End-of-line calibration is also supported through this output pin via Renesas's ZACwire<sup>™</sup> one-wire interface (OWI). Digital calibration helps keep assembly cost low as no trimming by external devices or lasers is needed.

The ZSSC4151C is optimized for automotive environments by over-voltage and reverse-polarity protection circuitry, excellent electromagnetic compatibility, and multiple diagnostic features.

# **Typical Applications**

- Fluid brake pressure sensing (PV)
- Hydraulic pressure sensing (e.g., steering systems with hydraulic steering support)
- Pneumatic pressure sensing (e.g., air brake systems; pneumatic shock absorbers)

# **Available Support**

- Evaluation Kit
- Application Notes
- Calculation Tools

### Features

- Differential bridge sensor input and on-chip or external temperature sensors, selectable for conditioning of sensor input signal
- Digital compensation for offset, gain, and higher-order nonlinearity as well as temperature coefficients of the measured bridge sensor input signal
- Operating temperature range: -40°C to 150°C
- Accuracy: ±1.0% FS at -40°C to 150°C
- Nonvolatile memory (NVM) for configuration, calibration data, and configurable measurement, and conditioning functionality
- Configurable for nearly all resistive bridge sensors
- One-pass, end-of-line calibration algorithm minimizes production costs
- No external trimming or components required
- Qualified according to the AEC-Q100 Grade 0 automotive standard

### **Physical Characteristics**

- Supply voltage: 4.5V to 5.5V
- Continuous over-voltage and reverse-polarity protection no duration limit: up to +/-40V
- Bridge sensor input span: 1 to 800 mV/V
- Bridge sensor signal ADC resolution: 12 to 18 bit
- Output resolution: 12-bit analog output; signed 16-bit readout for raw data acquisition
- Delivery options:
  - 24-QFN (4.0 × 4.0 mm; wettable flanks);
  - 16-TSSOP (5.0 × 4.4 mm exposed pad)
  - Tested die; tested wafer



# RENESAS

# Contents

| 1. | Pin A | Assignm   | ents                                                                        | 4  |
|----|-------|-----------|-----------------------------------------------------------------------------|----|
|    | 1.1   | Pin Lay   | /out for 24-QFN Package                                                     | 4  |
|    | 1.2   | Pin Lay   | /out for 16-TSSOP Package                                                   | 4  |
| 2. | Pin [ | Descripti | ons                                                                         | 5  |
| 3. | Abso  | olute Ma  | ximum Ratings                                                               | 6  |
| 4. | Ope   | rating Co | onditions                                                                   | 7  |
| 5. | Elec  | trical Ch | aracteristics                                                               | 8  |
|    | 5.1   | Supply    | Current and System Operation Conditions                                     | 8  |
|    | 5.2   | Analog    | Front-End Characteristics                                                   | 8  |
|    | 5.3   | A2D Co    | onversion                                                                   | 9  |
|    | 5.4   | Tempe     | rature Measurement                                                          | 9  |
|    | 5.5   | Sensor    | Diagnostic Tasks                                                            | 9  |
|    | 5.6   | DAC ar    | nd Analog Output (AOUT Pin)                                                 | 9  |
|    | 5.7   | System    | n Response                                                                  | 10 |
|    | 5.8   | Power     | Management                                                                  | 11 |
| 6. | Inter | face Cha  | aracteristics and Nonvolatile Memory                                        | 12 |
|    | 6.1   | I2C Inte  | erface – only for production purposes                                       | 12 |
|    | 6.2   | ZACwir    | re™ One-Wire Interface (OWI at the AOUT pin) – only for production purposes | 13 |
|    | 6.3   | Nonvol    | atile Memory (NVM)                                                          | 13 |
| 7. | Circu | uit Descr | iption                                                                      | 14 |
|    | 7.1   | Signal    | Path                                                                        | 15 |
|    | 7.2   | Signal    | Measurement                                                                 | 16 |
|    |       | 7.2.1     | Full Bridge Sensor Measurement                                              | 16 |
|    |       | 7.2.2     | Temperature Measurements                                                    | 16 |
|    |       | 7.2.3     | Measurement Cycle                                                           | 16 |
|    | 7.3   | Analog    | Front-End                                                                   | 17 |
|    |       | 7.3.1     | Overview                                                                    | 17 |
|    |       | 7.3.2     | SCCM                                                                        | 17 |
|    |       | 7.3.3     | Input Multiplexer                                                           | 17 |
|    |       | 7.3.4     | Programmable Gain Amplifier                                                 | 17 |
|    |       | 7.3.5     | Analog-to-Digital Converter                                                 | 18 |
|    | 7.4   | Signal    | Conditioning                                                                | 18 |
|    |       | 7.4.1     | Full Bridge Sensor Signal Conditioning                                      | 18 |
|    |       | 7.4.2     | Conditioning Cycle                                                          | 18 |
|    | 7.5   | Output    | Stage                                                                       | 18 |
| 8. | Faul  | t-Safe O  | peration                                                                    | 19 |
|    | 8.1   | Fault-S   | afe Operation Modes                                                         | 19 |
|    |       | 8.1.1     | Timing Definitions                                                          | 20 |
|    |       |           |                                                                             |    |

# RENESAS

|     | 8.2 Diagnostic Output                                            | 20 |
|-----|------------------------------------------------------------------|----|
|     | 8.3 Over-Voltage, Reverse-Polarity, and Short-Circuit Protection | 20 |
| 9.  | Application Circuit and External Components                      | 22 |
| 10. | ESD Protection and EMC Specification                             | 23 |
|     | 10.1 ESD Protection                                              | 23 |
|     | 10.2 Latch-Up Immunity                                           | 23 |
|     | 10.3 Electromagnetic Emission                                    | 23 |
|     | 10.4 Conducted Susceptibility (DPI)                              | 24 |
| 11. | Reliability and RoHS Conformity                                  | 24 |
| 12. | Package Outline Drawings                                         | 24 |
| 13. | Marking Diagram                                                  | 25 |
| 14. | Ordering Information                                             | 26 |
| 15. | Glossary                                                         | 27 |
| 16. | Revision History                                                 | 28 |

# **List of Figures**

| Figure 1. | 24-QFN Pin Assignments – Top View                                                        | 4  |
|-----------|------------------------------------------------------------------------------------------|----|
| Figure 2. | 16-TSSOP Pin Assignments – Top View                                                      | 4  |
| Figure 3. | ZSSC4151C Block Diagram                                                                  | 14 |
| Figure 4. | Main Signal Path                                                                         | 15 |
| Figure 5. | ZSSC4151C Principle Measurement Cycle                                                    | 16 |
| Figure 6. | 24-QFN Application Circuit Example: Pressure and Temperature Sensor with Analog Output   | 22 |
| Figure 7. | 16-TSSOP Application Circuit Example: Pressure and Temperature Sensor with Analog Output | 22 |

# **List of Tables**

| Table 1.  | ZSSC4151C Pin Descriptions 24-QFN Package                                     | 5   |
|-----------|-------------------------------------------------------------------------------|-----|
| Table 2.  | Absolute Maximum Ratings                                                      | 6   |
| Table 3.  | Operating Conditions                                                          | 7   |
| Table 4.  | Electrical Parameters                                                         | 8   |
| Table 5.  | Interface Characteristics and Nonvolatile Memory                              | .12 |
| Table 6.  | Adjustable PGA Gains and Resulting Sensor Signal Spans and Common Mode Ranges | .17 |
| Table 7.  | Timing Parameters                                                             | .20 |
| Table 8   | Protection Features                                                           | .21 |
| Table 9.  | Dimensioning of External Components for the Application Example               | .23 |
| Table 10. | Conducted Susceptibility (DPI) Tests                                          | .24 |

## **1. Pin Assignments**

In addition to tested die and wafer, the ZSSC4151C is available in a 24-QFN RoHS-conformant package ( $4 \times 4$  mm; wettable flanks) and in a 16-TSSOP package ( $5.0 \times 4.4$  mm according to JEDEC MO-153) with an exposed pad. For details regarding die and wafers, refer to the ZSSC4151C Technical Note – Die and Pad Dimensions, which is available on request (see last page for contact information).

Recommendation: On the printed circuit board (PCB), the land pattern of the exposed pad should be shorted to the solder pad of the VSSA pin.

### **1.1 Pin Layout for 24-QFN Package**

Note: The backside of the 24-QFN package (exposed pad; see section 12) is electrically connected to VSSA. A solder connection to the exposed pad of the 24-QFN package is not needed.





### 1.2 Pin Layout for 16-TSSOP Package

Note: The backside of the package 16-TSSOP (exposed pad; see section 12) is electrically connected to VSSA. A solder connection to the exposed pad of the 16-TSSOP package is not needed.

#### Figure 2. 16-TSSOP Pin Assignments – Top View



## 2. Pin Descriptions

#### Table 1. ZSSC4151C Pin Descriptions 24-QFN Package

Note: Pins designated as "n.c." (no connection) are not internally connected. VSSA can be routed using these pins.

| 24-QFN Pin | 16-TSSOP Pin | Pin Name     | Туре         | Description                                                                                                                                        |
|------------|--------------|--------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | 1            | VDDA         | Supply       | Internal supply                                                                                                                                    |
| 2          | 2            | VSSA         | Ground       | Internal ground                                                                                                                                    |
| 3          | 3            | SDA [a], [b] | Analog I/O   | I2C data input/output (optional communication interface)                                                                                           |
| 4          | 4            | SCL [a], [b] | Analog Input | I2C clock (optional communication interface)                                                                                                       |
| -          | 5            | -            | -            | n.c. <sup>[b]</sup>                                                                                                                                |
| 5          | 6            | VDDE         | Supply       | External supply                                                                                                                                    |
| 6          | 7            | VSSE         | Analog       | External ground                                                                                                                                    |
| 7          | 8            | AOUT         | Analog       | Analog output and ZACwire™ one-wire interface (OWI) input/output                                                                                   |
| 8 to 11    | -            | -            | -            | n.c. b for 24-QFN package.                                                                                                                         |
| 12         | 9            | BR1P         | Analog       | Positive bridge sensor input                                                                                                                       |
| 13         | 10           | BOT          | Analog       | Negative bridge supply voltage                                                                                                                     |
| 14         | 11           | BR1N         | Analog       | Negative bridge sensor input                                                                                                                       |
| 15         | 12           | TS1          | Analog       | External temperature sensor input 1. Note: Either TS1 or TS2 can be used for the external temperature sensor input, but not both at the same time. |
| 16         | 13           | TOP          | Analog       | Positive bridge supply voltage                                                                                                                     |
| 17         | 14           | TS2          | Analog       | External temperature sensor input 2. Note: Either TS1 or TS2 can be used for the external temperature sensor input, but not both at the same time. |
| 18 to 24   | 15 to 16     | -            | _            | n.c. <sup>[b]</sup>                                                                                                                                |
| _          |              |              | Ground       | Internal ground; connected to VSSA                                                                                                                 |

[a] Internal pull-up.

[b] No connection required. Pins marked as "n.c." are not internally connected and have no physical connection to the silicon.

[c] External ground pad on the bottom of the package. Recommendation: Connect the EPAD externally to VSSA (pin 2). Note: The EPAD has a high-ohmic connection to the internal ground VSSA.

## 3. Absolute Maximum Ratings

The absolute maximum ratings are stress ratings only. Stresses greater than those listed below can cause permanent damage to the device. Functional operation of the ZSSC4151C at absolute maximum ratings is not implied. Exposure to absolute maximum rating conditions might affect device reliability.

Table 2. Absolute Maximum Ratings

| Requirement | Parameter                 | Symbol                | Conditions                                                       | Min  | Max                | Unit |
|-------------|---------------------------|-----------------------|------------------------------------------------------------------|------|--------------------|------|
| DS_001      | Supply voltage            | Vdde_abs              |                                                                  | -40  | 40                 | VDC  |
| DS_002      | Voltage at AOUT pin       | V <sub>AOUT_ABS</sub> |                                                                  | -40  | 40                 | VDC  |
| DS_003      | Pin voltage difference    | Vdiff_abs             | Voltage between any two of<br>these pins: VDDE, AOUT and<br>VSSE | -40  | 40                 | V    |
| DS_004      | Analog supply voltage     | Vdda_abs              | On-chip controlled voltage; do not supply externally             | -0.3 | 6.5                | VDC  |
| DS_005      | Voltage at all other pins | Vpin_abs              | Maximum voltage is V <sub>DDA</sub> + 0.3V                       | -0.3 | 6                  | V    |
| DS_006      | Junction temperature [a]  | T <sub>J_ABS</sub>    |                                                                  | -50  | 160 <sup>[a]</sup> | °C   |
| DS_007      | Storage temperature       | T <sub>STOR_ABS</sub> |                                                                  | -55  | 155                | °C   |

[a] The specified junction temperature range T<sub>J</sub> is required for both normal operation and all protection cases. In the event of an over-voltage, the device might have increased power dissipation. Depending on the sensor elements and the output load, this could lead to a violation of the maximum junction temperature.

# 4. Operating Conditions

**Important note**: The operating conditions given this section set the conditions over which Renesas specifies device operation. These are the device conditions that the application circuit must not exceed for it to function as intended. Unless otherwise noted, the limits for parameters that appear in the operating conditions section are used as the test conditions for the limits given in this section, section 5 (Electrical Characteristics), and section 6 (Interface Characteristics and Nonvolatile Memory).

All voltages in this section are relative to VSSA unless otherwise noted.

| Table 3. | Operating | Conditions |
|----------|-----------|------------|
|----------|-----------|------------|

| Requirement                  | Parameter                                     | Symbol                | Conditions                                                                                                                                   | Min     | Typical | Мах | Unit |
|------------------------------|-----------------------------------------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|-----|------|
| DS_050                       | Supply voltage                                | Vdde                  | VDDE to VSSE                                                                                                                                 | 4.5     | 5       | 5.5 | V    |
| DS_051                       | Operating supply voltage [a]                  | VDDE_OP               | VDDE to VSSE; specified accuracy is<br>not guaranteed in this range.                                                                         | Vpwr_on |         | 6   | V    |
|                              |                                               |                       | Note for a supply voltage greater than 5.5V: Above the over-voltage limitation threshold, the output potential is clipped at this threshold. |         |         |     |      |
|                              | Ambiont                                       | T <sub>TQE</sub>      | Extended Temperature Range (TQE)                                                                                                             | -40     |         | 150 | °C   |
| DS_052                       | temperature                                   | T <sub>TQA</sub>      | Advanced-Performance Temperature<br>Range (TQA)                                                                                              | -40     |         | 125 | °C   |
| Informational <sup>[b]</sup> | Thermal resistance<br>24-QFN <sup>[a]</sup>   | $R_{th_JA_QFN24}$     | According to JESD 51                                                                                                                         |         | 32      |     | K/W  |
| Informational <sup>[b]</sup> | Thermal resistance<br>16-TSSOP a with<br>EPAD | $R_{th_JA_TSSOP16}$   | According to JESD 51                                                                                                                         |         | 38      |     | K/W  |
| DS_053                       | Bridge resistance                             | R <sub>BR</sub>       | Output range 4% to 96%                                                                                                                       | 2       |         | 15  | kΩ   |
|                              | [a], [c]                                      | R <sub>BR_10-90</sub> | Output range 10% to 90%                                                                                                                      | 1       |         | 15  | kΩ   |

[a] No measurement in mass production; parameter is guaranteed by design and/or quality observation.

[b] Package-related parameter.

[c]  $R_{BR}$  greater than the maximum limit can result in higher noise.

## 5. Electrical Characteristics

All parameter values in this section are valid under the operating conditions specified in section 4 (unless otherwise stated). All voltages are referenced to VSSA pin.

Note: All parameters are measured/validated for  $r_{ADC}$  = 14-bit; segmentation of 1<sup>st</sup> and 2<sup>nd</sup> ADC stage = 8/6; f<sub>OSC</sub> = 8.0MHz; analog gain = ~100; and T<sub>TQE</sub> (see specification DS\_052). Changing the AD conversion settings influences all timing parameters.

#### Table 4.Electrical Parameters

Note: See important table notes at the end of the table.

| Requirement | Parameter                                    | Symbol                             | Conditions                                                                                                                     | Min  | Тур | Max        | Unit             |
|-------------|----------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|-----|------------|------------------|
| 5.1 Supp    | ly Current and Syste                         | em Operatio                        | n Conditions                                                                                                                   |      |     |            |                  |
| DS_100      | Supply current                               | Is                                 | Excluding the sensor supply<br>current and excluding output<br>current at AOUT pin; oscillator<br>adjusted.                    |      | 5.5 | 7          | mA               |
| DS_101      | Over-voltage power consumption [a]           | Pov                                | 5.5V < V <sub>DDE</sub> < 40V; excluding sensor and output load.                                                               |      |     | 250        | mW               |
| DS_102      | Sensor bridge supply voltage                 | V <sub>SENS</sub>                  | $V_{SENS} = V_{TOP} - V_{BOT}$<br>where $V_{TOP}$ is the voltage at the<br>TOP pin and $V_{BOT}$ is the voltage at<br>BOT pin. | 0.9  |     | 1          | Vdda             |
| DS_103      | Oscillator frequency                         | fosc                               | Adjusted.                                                                                                                      | 7.2  | 8.0 | 8.8        | MHz              |
| DS_104      | Analog supply voltage                        | V <sub>DDA</sub>                   | $V_{\text{DDA}}$ is limited if $V_{\text{DDE}}$ exceeds the threshold $V_{\text{OV}\_\text{LIM}\_\text{TH}}$ ; see DS_226.     | 0.9  |     | 1          | V <sub>DDE</sub> |
|             |                                              |                                    | V <sub>DDA</sub> must not be supplied externally.                                                                              |      |     |            |                  |
| 5.2 Anal    | og Front-End Charac                          | teristics                          |                                                                                                                                |      |     |            |                  |
| DS_120      | Input span                                   | V <sub>IN_SPAN</sub>               |                                                                                                                                | ±1   |     | ±800       | mV/V             |
| DS_121      | Input voltage range                          | VIN_RNG1                           | Analog gain = 1<br>Corresponds to V <sub>ADC_IN</sub> .                                                                        | 0.05 |     | 0.95       | VSENS            |
| DS_122      |                                              | VIN_RNG2                           | Analog gain = 2 to 200                                                                                                         | 0.3  |     | 0.65       | VSENS            |
| DS_123      | External capacitance at input <sup>[a]</sup> | C <sub>IN_EXT</sub>                | Capacitance at BR1P and BR1N to VSSA pins, see DS_124.                                                                         | 0    |     | 10<br>+20% | nF               |
| DS_124      | Time constant at input pins [a]              | 6×C <sub>IN</sub> ×R <sub>BR</sub> | Capacitance either at BRP, BRN<br>to VSSA or between BRP and<br>BRN pins.                                                      | 0    | 30  |            | μs               |
|             |                                              |                                    | Calculation:<br>C <sub>IN</sub> ≤ 30µs / (6 ∗ R <sub>BR</sub> )                                                                |      |     |            |                  |
|             |                                              |                                    | Time constant can be extended by configuration.                                                                                |      |     |            |                  |
| DS_125      | Input leakage current [a]                    | I <sub>IN_leak</sub>               |                                                                                                                                | -15  |     | 15         | nA               |

# RENESAS

| Requirement                  | Parameter                                                               | Symbol               | Conditions                                                                  | Min  | Тур | Max  | Unit   |
|------------------------------|-------------------------------------------------------------------------|----------------------|-----------------------------------------------------------------------------|------|-----|------|--------|
| 5.3 A2D                      | Conversion                                                              |                      |                                                                             |      |     |      |        |
| DS_130                       | ADC resolution [a]                                                      | <b>ľ</b> adc         |                                                                             | 12   |     | 18   | Bit    |
| DS_131                       | DNL <sup>[a]</sup>                                                      | DNLadd               | Best fit; overall AFE;<br>V <sub>ADC_IN</sub> according to DS_134.          |      |     | 0.95 | LSB    |
| DS_132                       | INL in TQA temperature range <sup>[a]</sup>                             | INLADC_TQA           | Best fit.                                                                   |      |     | 4    | LSB    |
| DS_133                       | INL in TQE temperature<br>range                                         | INLADC_TQE           | Best fit.                                                                   |      |     | 8    | LSB    |
| DS_134                       | ADC input range                                                         | VADC_IN              |                                                                             | 0.05 |     | 0.95 | VSENS  |
| 5.4 Temp                     | perature Measuremer                                                     | nt                   |                                                                             |      |     |      |        |
| Informational <sup>[a]</sup> | Internal PTAT temperature<br>sensor measurement<br>range <sup>[a]</sup> | OPR <sub>TS</sub>    | Important: This range exceeds operating conditions for T <sub>J_ABS</sub> . | -60  |     | 200  | °C     |
| DS_140                       | Internal PTAT temperature<br>sensitivity                                | ST <sub>TSI</sub>    | Raw values, without conditioning<br>calculation.<br>Analog gain = 12.6      | 20   |     |      | LSB/K  |
| DS_141                       | External temperature diode channel gain                                 | A <sub>TSE_D</sub>   |                                                                             | 3    |     |      | LSB/mV |
| DS_142                       | External temperature diode bias current                                 | I <sub>TSE_D</sub>   |                                                                             | 10   | 20  | 40   | μA     |
| DS_143                       | External temperature diode input range [a]                              | V <sub>TSE_D</sub>   | Relative to V <sub>TOP</sub> .                                              | -1   |     | -0.2 | V      |
| DS_144                       | External bridge TC channel gain                                         | Atse_brtc            |                                                                             | 3    |     |      | LSB/mV |
| DS_145                       | External bridge TC input voltage range [a]                              | VTSE_BRTC            | Relative to VDDA.                                                           | -1   |     | -0.2 | V      |
| DS_146                       | External RTD channel gain                                               | Atse_rtd             |                                                                             | 10   |     |      | LSB/mV |
| DS_147                       | External RTD input range [a]                                            | V <sub>TSE_RTD</sub> | Relative to VDDA.                                                           | -2   |     | -0.2 | V      |
| 5.5 Sens                     | or Diagnostic Tasks                                                     |                      |                                                                             |      |     |      |        |
| DS_151                       | Sensor connection loss threshold b                                      | Rscc                 |                                                                             | 20   |     | 240  | kΩ     |
| DS_152                       | Sensor short threshold                                                  | Rssc                 |                                                                             | 50   |     | 1000 | Ω      |
| 5.6 DAC                      | and Analog Output (A                                                    | OUT Pin)             |                                                                             |      |     |      |        |
| DS_161                       | DAC resolution [a]                                                      | <b>ľ</b> dac         | Analog output.                                                              |      | 12  |      | Bit    |
| DS_162                       | Output ourront cink/cource                                              | IOUT_SRC/SINK        | VAOUT: 5% to 95%, $R_{LOAD} \ge 2k\Omega$                                   |      |     | 2.65 | mA     |
| DS_163                       |                                                                         |                      | VAOUT: 10% to 90%, $R_{LOAD} \ge 1k\Omega$                                  |      |     | 5    | mA     |
| DS_164                       | Output current driving capability <sup>[g]</sup>                        | lout                 | Adjusted.                                                                   | -6   |     | 6    | mA     |

# RENESAS

| Requirement | Parameter                                                               | Symbol                            | Conditions                                                                                    | Min   | Тур | Max         | Unit              |
|-------------|-------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------|-------|-----|-------------|-------------------|
| DS_165      | Short-circuit current<br>(AOUT to VSSE or<br>VDDE) <sup>[h]</sup>       | I <sub>OUT_max</sub>              | Short to VSSE or VDDE; adjusted.                                                              | -25   |     | 25          | mA                |
| DS_166      |                                                                         | V <sub>R_OUT</sub>                |                                                                                               | 0.04  |     | 0.96        | V <sub>DDE</sub>  |
| DS_167      | Addressable output                                                      | Vr_out90                          | $R_{LOAD} \ge 2k\Omega$                                                                       | 0.05  |     | 0.95        | VDDE              |
| DS_168      |                                                                         | V <sub>R_OUT80</sub>              | $R_{LOAD} \ge 1k\Omega$                                                                       | 0.10  |     | 0.90        | V <sub>DDE</sub>  |
| DS_169      | Load capacitance <sup>[a]</sup>                                         | CLOAD                             | Defined for best EMC performance.                                                             | 4     | 47  | 100<br>+20% | nF                |
| DS_170      | Output slew rate <sup>[a]</sup>                                         | SROUT                             | C <sub>LOAD</sub> < 50nF                                                                      | 0.1   |     |             | V/µs              |
| DS 171      | Clipping lovels                                                         | LowLim                            | Configurable 8-bit value stored in NVM.                                                       | 0.1   |     | 25          | %V <sub>DDE</sub> |
| 03_171      |                                                                         | UppLim                            | Configurable 8-bit value stored in NVM.                                                       | 75    |     | 99.9        | %Vdde             |
| DS_179      | Clipping adjustment step [a]                                            | Stepclip                          |                                                                                               |       |     | 0.1         | %V <sub>DDE</sub> |
| DS_180      | Output resistance in<br>Diagnostic Mode <sup>[a]</sup>                  | Rout_dia                          | Diagnostic Range:<br>4% to 96%, $R_{LOAD} \ge 2k\Omega$<br>8% to 92%, $R_{LOAD} \ge 1k\Omega$ |       |     | 80          | Ω                 |
| DS_172      | DNL                                                                     | DNLOUT                            | r <sub>DAC</sub> =12 bit                                                                      | -0.99 |     | 0.99        | LSB               |
| DS_173      | INL in TQA temperature range [a]                                        | INL <sub>OUT</sub>                | Best fit, r <sub>DAC</sub> =12-bit                                                            | -5    |     | 5           | LSB               |
| DS_174      | INL in TQE temperature<br>range                                         | INLOUT                            | Best fit, r <sub>DAC</sub> =12-bit                                                            | -8    |     | 8           | LSB               |
| DS_175      | Output to ground leakage current in TQA [a]                             | I <sub>LEAK_</sub><br>OUT_GND_TQA | At ground loss, $R_{LOAD} \rightarrow$ ground.                                                | -12   |     | 0.1         | μA                |
| DS_176      | Output to power leakage<br>current in TQA [a]                           | I <sub>LEAK_</sub><br>OUT_PWR_TQA | At power loss, $R_{LOAD} \rightarrow$ power.                                                  | -0.1  |     | 12          | μA                |
| DS_177      | Output to ground leakage<br>current in TQE                              | I <sub>LEAK_</sub><br>OUT_GND_TQE | At ground loss, $R_{LOAD} \rightarrow$ ground.                                                | -20   |     | 0.1         | μA                |
| DS_178      | Output to power leakage<br>current in TQE                               | I <sub>LEAK_</sub><br>OUT_PWR_TQA | At power loss, $R_{LOAD} \rightarrow power$                                                   | -0.1  |     | 20          | μA                |
| 5.7 Syste   | em Response                                                             |                                   |                                                                                               |       |     |             |                   |
| DS_200      | Startup time [a], [c]<br>(time to first valid output<br>after power-on) | <b>İ</b> STARTUP                  |                                                                                               |       |     | 7           | ms                |
| DS_201      | Output update rate [a]                                                  | OUR                               | Output update rate; depends on the configuration used.                                        |       |     | 0.5         | ms                |
| DS_202      | Output response time [a] [c] [d]                                        | ORT                               | 100% input step; depends on the configuration used.                                           |       |     | 1.0         | ms                |
| DS_203      | Diagnostic testing interval <sup>[a]</sup>                              | DTI                               | Depends on configuration used.                                                                |       |     | 10          | ms                |



| Requirement | Parameter                                                                                               | Symbol                 | Conditions                                                                                                                                                                  | Min   | Тур | Max  | Unit  |
|-------------|---------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|-------|
| DS_204      | Failure reaction time <sup>[a]</sup>                                                                    | FRT                    | Time between failure detection<br>and reaction by the ZSSC4151C;<br>depends on configuration used.                                                                          |       |     | 20   | ms    |
| DS_205      | Failure messaging time <sup>[a]</sup>                                                                   | FMT                    | Time between occurrence of a<br>failure event and reporting on the<br>analog output (assuming one<br>single failure confirmation);<br>depends on the configuration<br>used. |       |     | 20   | ms    |
| DS_206      | Analog output noise<br>peak-to-peak <sup>[a]</sup>                                                      | VNOISE,PP              | DAC and output buffer only. Bandwidth $\leq$ 10kHz                                                                                                                          |       |     | 10   | mV    |
| DS_207      | Analog output noise<br>RMS <sup>[a]</sup>                                                               | V <sub>NOISE,RMS</sub> | DAC and output buffer only. Bandwidth $\leq$ 10kHz                                                                                                                          |       |     | 3    | mV    |
| DS_208      | Ratiometricity error [a]                                                                                | RE <sub>OUT_5</sub>    | Maximum error:<br>V <sub>DDE</sub> range = 4.5V to 5.5V                                                                                                                     | -1900 |     | 1900 | ppm   |
| DC 200      | Overall failure for bridge<br>sensor measurement.<br>Deviation from ideal line                          | -                      | TQA temperature range.                                                                                                                                                      |       |     | 0.5  | % FSO |
| DS_209      | including INL, gain, offset,<br>and temperature impacts;<br>excluding sensor-caused<br>effects [a], [e] | FALL                   | TQE temperature range.                                                                                                                                                      |       |     | 1.0  | % FSO |
| 5.8 Powe    | er Management                                                                                           |                        | ·                                                                                                                                                                           |       |     |      |       |
| DS_220      | Power-on threshold [f]                                                                                  | V <sub>PWR_ON</sub>    |                                                                                                                                                                             | 3.5   |     | 4.2  | V     |
| DS_221      | Power-off threshold 11                                                                                  | V <sub>PWR_OFF</sub>   |                                                                                                                                                                             | 3.0   |     | 3.9  | V     |
| DS_222      | POC hysteresis [a]                                                                                      | V <sub>POC_HYST</sub>  | Minimum/typical value for information only.                                                                                                                                 | 0.1   | 0.4 |      | V     |
| DS_223      | Over-voltage switch-off threshold [a]                                                                   | Vov_disc               |                                                                                                                                                                             | 9     |     | 15   | V     |
| DS_224      | Over-voltage switch-off delay <sup>[a]</sup>                                                            | tov_disc               |                                                                                                                                                                             |       |     | 10   | ms    |



| Requirement | Parameter                                          | Symbol     | Conditions                                                                 | Min | Тур | Max | Unit |
|-------------|----------------------------------------------------|------------|----------------------------------------------------------------------------|-----|-----|-----|------|
| DS_225      | Power-on time <sup>[a]</sup>                       | tpwr_on    | V <sub>DDE</sub> slew rate >0.1V/µs; POC is released; NVM CRC is verified. |     |     | 4   | ms   |
| DS_226      | Limitation threshold of<br>internal supply voltage | Vov_LIM_TH |                                                                            |     | 5.8 |     | V    |

[a] No measurement in mass production; parameter is guaranteed by design and/or quality observation.

- [b] The specified resistor values are valid for connection loss at the bridge sensor input BR1P and BR1N pins.
  - For detection of a connection loss at the positive bridge supply TOP pin, the voltage level at BR1P and/or BR1N must fall below 11% of the voltage level between the VDDA and VSSA pins.
  - For detection of a connection loss at the negative bridge supply BOT pin, the voltage level at BR1P and/or BR1N must rise above 66% of the voltage level between the VDDA and VSSA pins.
- [c] No bridge settling included in timing.
- [d] Dependent on the configuration. The specified limit is valid only for ADC resolutions  $\leq$  15 bits.
- [e] FSO: full-scale output. No sensor-caused effects are included in the overall error. ADC input range from 10% to 90% of V<sub>SENS</sub>; DAC from 5% to 95% of output range.
- [f] Power ON/OFF thresholds are tested for functionality in mass production; no level test is processed.
- [g] Minimum is  $| I_OUT | \ge 6mA$  driving current.
- [h] Maximum limit is  $| I_OUT_MAX | \le 25mA$

### 6. Interface Characteristics and Nonvolatile Memory

#### Table 5. Interface Characteristics and Nonvolatile Memory

Note: See important table notes at the end of the table.

| Requirement   | Parameter                     | Symbol           | Conditions                                                                                   | Min | Тур | Max | Unit             |
|---------------|-------------------------------|------------------|----------------------------------------------------------------------------------------------|-----|-----|-----|------------------|
| 6.1 I2C II    | nterface – only for produ     | ction purpo      | ses                                                                                          |     |     |     |                  |
| Informational | Power-on time <sup>[a]</sup>  | tpwrup_i2C       | Time to ready for communi-<br>cation after power-on.<br>V <sub>DDE</sub> slew rate > 0.1V/µs |     |     | 4   | ms               |
| Informational | I2C voltage level HIGH [a]    | VI2C_HIGH        |                                                                                              | 0.8 |     |     | V <sub>DDA</sub> |
| Informational | I2C voltage level LOW [a]     | VI2C_LOW         |                                                                                              |     |     | 0.2 | V <sub>DDA</sub> |
| Informational | Slave output level LOW [a]    | VI2C_LOW_OUT     | Open drain.<br>I <sub>OL</sub> < 4mA                                                         |     |     | 0.1 | V <sub>DDA</sub> |
| Informational | SDA load capacitance [a]      | CI2C_SDA         |                                                                                              |     |     | 400 | pF               |
| Informational | SCL clock frequency [a]       | f <sub>I2C</sub> |                                                                                              |     |     | 400 | kHz              |
| Informational | Internal pull-up resistor [a] | RI2C_PULLUP      |                                                                                              | 25  |     | 100 | kΩ               |

# RENESAS

| Requirement   | Parameter                                                                                        | Symbol                 | Conditions                                                                                   | Min  | Тур | Мах | Unit             |
|---------------|--------------------------------------------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------|------|-----|-----|------------------|
| 6.2 ZACv      | 6.2 ZACwire <sup>™</sup> One-Wire Interface (OWI at the AOUT pin) – only for production purposes |                        |                                                                                              |      |     |     |                  |
| Informational | Power-on time <sup>[a]</sup>                                                                     | tpwrup_owi             | Time to ready for communi-<br>cation after power-on.<br>V <sub>DDE</sub> slew rate > 0.1V/µs |      |     | 4.0 | ms               |
| DS_245        | Power-on VDDE slew rate                                                                          | SRpwrup_owi            |                                                                                              | 0.01 |     |     | V/µs             |
| Informational | Start window [a]                                                                                 | towi_startwin          | OWI enabled latest 5ms<br>after power-on.<br>V <sub>DDE</sub> slew rate > 0.1V/µs            |      | 250 |     | ms               |
| Informational | OWI voltage level HIGH [a]                                                                       | V <sub>OWI_IN_H</sub>  | Master to slave                                                                              | 0.8  |     |     | V <sub>DDE</sub> |
| Informational | OWI voltage level LOW [a]                                                                        | V <sub>OWI_IN_L</sub>  | Master to slave                                                                              |      |     | 0.2 | V <sub>DDE</sub> |
| Informational | Slave output level LOW [a]                                                                       | V <sub>OWI_OUT_L</sub> | Open drain.<br>Io∟ ≤ 2mA                                                                     |      |     | 0.1 | V <sub>DDE</sub> |
| 6.3 Nonv      | olatile Memory (NVM)                                                                             | ·                      |                                                                                              |      |     |     |                  |
| DS_240        | Junction temperature for NVM programming <sup>[b]</sup>                                          | Tamb_nvm               |                                                                                              | -40  |     | 150 | °C               |
| DS_241        | Re-write cycles <sup>[a]</sup>                                                                   | N <sub>NVM_TQA</sub>   | For T <sub>TQA</sub> .                                                                       | 100  |     |     |                  |
| DS_242        | Re-write cycles at 150°C [a]                                                                     | N <sub>NVM_TQE</sub>   | For T <sub>TQE</sub> .                                                                       | 10   |     |     |                  |
| DS_243        | Data retention <sup>[a]</sup>                                                                    | t <sub>NVM_RET</sub>   | Temperature profile:<br>22h bake at 250°C.                                                   | 15   |     |     | Year             |
| DS_244        | Programming time [a]                                                                             | t <sub>NVM_WRI</sub>   | Per written word                                                                             |      | 2.2 | 5   | ms               |

[a] No measurement in mass production; parameter is guaranteed by design and/or quality observation.

[b] Valid for dice. Note: Additional package and temperature range cause restrictions.

# 7. Circuit Description

The ZSSC4151C Sensor Signal Conditioner (SSC) is a CMOS integrated circuit for highly accurate amplification and sensor-specific correction of resistive sensor element signals. Digital compensation of sensor offset, sensitivity, temperature drift, and non-linearity is accomplished via an internal 16-bit RISC microcontroller running a ROM-based correction algorithm with calibration coefficients stored in a nonvolatile memory (NVM).

The ZSSC4151C is adjustable to nearly all resistive sensor element types. Measured values are provided at the analog voltage output (AOUT). The digital interfaces OWI or I2C can be used for a simple PC-controlled calibration procedure to program a set of calibration coefficients into the on-chip NVM. The specific sensor element and the ZSSC4151C can be quickly calibrated together. The ZSSC4151C and the calibration equipment communicate digitally, so the noise sensitivity is greatly reduced. Digital calibration helps keep assembly cost low as no trimming by external devices or lasers is needed.

The ZSSC4151C is optimized for automotive environments by over-voltage and reverse-polarity protection circuitry, excellent electromagnetic compatibility, full automotive temperature range, and multiple diagnostic features.

Figure 3 provides a block diagram of the ZSSC4151C. Refer to section 14 for definitions of abbreviations.



#### Figure 3. ZSSC4151C Block Diagram

### 7.1 Signal Path

The ZSSC4151C signal path consists of the analog front-end (AFE), the digital signal processing unit, and the analog output stage. In addition, this is supported by a serial digital one-wire interface (ZACwire™) or I2C interface for calibration purposes.

The resistive bridge sensor element signal is input via the BR1P and BR1N pins and is handled as a fully differential signal. Both signal lines have a dynamic range symmetrical to the common mode potential (analog ground; equal to  $V_{DDA}/2$ ) so that it is possible to process positive and negative differential input signals. These differential signals are pre-amplified by the programmable gain amplifier (PGA) and are converted to digital values by the A/D converter (ADC).

A multiplexer (MUX) selects and transmits the signals from either the bridge sensor or the selected temperature sensor to the analog-to-digital converter (ADC) in a defined sequence. Temperature sensors can either be an external diode, an external resistive temperature device (RTD), the internal proportional-to-absolute-temperature (PTAT), or an external bridge sensor element temperature coefficient. The temperature source is selected by NVM configuration.

The digital signal correction is processed in the calibration microcontroller (CMC) using ROM-resident correction formulas and sensor-specific coefficients stored in the NVM. The configuration data and the conditioning coefficients are programmed into the NVM during the calibration process by digital one-wire communication via the AOUT pin. During the calibration process, raw measurement values can be requested via the digital interfaces. Figure 4 illustrates the signal paths for measurement of a physical value P, such as pressure, via the external bridge sensor and measurement of a temperature value T.

#### Figure 4. Main Signal Path



### 7.2 Signal Measurement

#### 7.2.1 Full Bridge Sensor Measurement

The ZSSC4151C measures a differential bridge sensor element signal (BR1P to BR1N). The signal path is ratiometric and fully differential. The ratiometric reference voltage  $V_{REF}$  is equal to ( $V_{TOP} - V_{BOT}$ ).

#### 7.2.2 Temperature Measurements

The ZSSC4151C supports different methods for acquiring temperature data needed for the conditioning of the sensor signal:

- Internal PTAT sensor
- External PN-junction temperature sensor connected to the TS1 or TS2 pin and referenced to the sensor top potential (TOP pin)
- External resistive half-bridge temperature sensors connected to the TS1 or TS2 pin
- Temperature coefficients of the connected resistive sensing element

#### 7.2.3 Measurement Cycle

The measurement cycle is the sequence of measurement tasks processed continuously during the Normal Operation Mode (NOM). It delivers the raw measurement results from all connected sensor elements and from the supervision functions. The measurements are processed sequentially, all using the same ADC to convert the analog input voltages to a digital value.

All measurement tasks are executed at least once in the measurement cycle. Measurement tasks that are related to the bridge sensor element measurements are measured most frequently in the main measurement slots; all other measurements are inserted alternatively as auxiliary measurements.

The sequence of measurements is retained even if any fault check connected to a measurement is disabled. The sensor signal conditioning is synchronized to the main measurement tasks to ensure a regular internal output update rate.

The list of available measurements and the complete measurement cycle is described in the ZSSC4151C Functional Description in detail. Figure 5 shows the principle measurement cycle of the ZSSC4151C using the following abbreviations:

BR = Bridge Measurement X\_AZ = Auto-Zero Measurement PTAT = Internal Temperature Sensor Measurement BIST\_AFE = Analog Frontend Built-in Self-Test EXT\_T = External Temperature Sensor Measurement SCC = Sensor Connection Check SSC = Sensor Short Check BR\_SETTLE = Bridge Settling Task CMV = Common Mode Voltage Measurement

VDDA = V<sub>DDA</sub> Measurement

#### Figure 5. ZSSC4151C Principle Measurement Cycle



### 7.3 Analog Front-End

#### 7.3.1 Overview

The analog front-end (AFE) consists of the multiplexer (MUX), the programmable gain amplifier (PGA), and the analog-to-digital converter (ADC). The internal offset of the analog front-end is eliminated by an auto-zero compensation.

### 7.3.2 SCCM

The sensor check and common mode block (SCCM) implements the self-diagnostic features for the analog front-end. The SCCM block provides the sensor connection checks (short and open circuit) as well as several other diagnostic functions.

#### 7.3.3 Input Multiplexer

The input multiplexer (MUX) selects one of the various inputs and connects it to the signal path utilizing a single ADC. It allows a very flexible signal routing between the sensor element and the ZSSC4151C.

#### 7.3.4 Programmable Gain Amplifier

The sensor elements signal can be amplified by the on-chip programmable amplifier (PGA) using a gain between 2 and 200. Alternatively, the PGA can be bypassed and the sensor signal is applied directly to the ADC. The gain is adjustable for every single sensor measurement task individually in order to provide an ADC input signal span of greater than 50% FS.

Table 6 shows the adjustable gains for the PGA, the corresponding signal spans, and the common mode range limits.

| Table 6. | Adjustable PGA Gains and Resulting | Sensor Signal Spans and | <b>Common Mode Ranges</b> |
|----------|------------------------------------|-------------------------|---------------------------|
|----------|------------------------------------|-------------------------|---------------------------|

| Requirement   | Nominal PGA Gain<br>apga | Maximum Input Span<br>V <sub>IN_SPAN</sub> [mV/V] | BR1P and BR1N Input Range [a]<br>VIN_CM [% VDDA] |
|---------------|--------------------------|---------------------------------------------------|--------------------------------------------------|
| Informational | PGA bypassed             | 800                                               | 4 to 96                                          |
| Informational | 2.08                     | 385                                               | 30 to 65                                         |
| Informational | 3.15                     | 254                                               | 30 to 65                                         |
| Informational | 4.31                     | 186                                               | 30 to 65                                         |
| Informational | 6.25                     | 128                                               | 30 to 65                                         |
| Informational | 8.31                     | 96                                                | 30 to 65                                         |
| Informational | 12.6                     | 63                                                | 30 to 65                                         |
| Informational | 17.3                     | 46                                                | 30 to 65                                         |
| Informational | 25.0                     | 32                                                | 30 to 65                                         |
| Informational | 33.2                     | 24                                                | 30 to 65                                         |
| Informational | 50.4                     | 16                                                | 30 to 65                                         |
| Informational | 69.0                     | 12                                                | 30 to 65                                         |
| Informational | 100.0                    | 8                                                 | 30 to 65                                         |
| Informational | 138.0                    | 6                                                 | 30 to 65                                         |
| Informational | 200.0                    | <b>4</b> [b]                                      | 30 to 65                                         |

[a] Recommended range for common mode voltage of bridge (shorted BR1P and BR1P) is 40 to 60%.

[b] Digital zooming allows reducing the input span depending on application requirements.

Recommendation: To achieve the best stability and linearity performance of the AFE, operate the PGA in a differential output voltage range within 10% to 90% of the ratiometric reference voltage  $V_{REF} = V_{SENS} = (V_{TOP} - V_{BOT})$ . The gain must be selected to guarantee this constraint for the entire operating temperature range of the application and for the specified sensor bridge tolerances.

#### 7.3.5 Analog-to-Digital Converter

The analog-to-digital converter is implemented using the full-differential switched-capacitor technique. The conversion is largely insensitive to short-term and long-term instabilities of the clock frequency. The ADC provides adjustability for the A/D conversion input voltage range shift.

### 7.4 Signal Conditioning

#### 7.4.1 Full Bridge Sensor Signal Conditioning

The full-bridge sensor element signal conditioning uses ROM-resident formulas and sensor-element-specific coefficients stored in NVM. The calculation is processed every time that a new measurement result value is available from the analog-to-digital conversion. The conditioning calculation provides compensation of the temperature-dependent offset and gain and of the nonlinearity. All temperature sources can be selected for the conditioning calculation of the full-bridge sensor element signal.

The conditioning coefficients are stored as signed 16-bit values (sint16, two's complement) whereas the weights are stored as unsigned 4-bit values (uint4) in the NVM during the calibration process.

All intermediate results and the final conditioning results for the full-bridge are stored as signed 16-bit values (sint16, two's complement) in the RAM output memory.

#### 7.4.2 Conditioning Cycle

The conditioning cycle is the sequence of equations and supervision functions processed during the Normal Operation Mode (NOM). It uses raw measurement results from measurement cycle and delivers conditioned output data for the analog output function.

### 7.5 Output Stage

The analog output is used for outputting the analog signal conditioning result and for "end of line" communication via the ZACwire<sup>™</sup> interface one-wire communication interface (OWI). The ZSSC4151C supports four different modes of the analog output in combination with the OWI behavior:

- AOUT\_CYC\_OWI\_DIS: Analog output will be activated after a ~7ms power on time. OWI is disabled. Only I2C communication is possible.
- AOUT\_CYC: Analog output will be activated after a ~7ms power on time. OWI communication is enabled for a time window of ~250ms. Transmission of the START\_CM command must occur during the time window in order to activate the Command Mode. For communication, the internal driven potential at AOUT must be overwritten by the external communication master (AOUT drive capability is current limited).
- AOUT\_WIN: Analog output will be activated after the OWI start time window. OWI communication is enabled for a time window of ~250ms. Transmission of the "START\_CM" command must occur during the time window.
- OWI: Analog output is deactivated; OWI communication is enabled.

The analog output potential is driven by a unity gain output buffer for which the input signal is generated by a 12-bit resistor-string DAC. The output buffer, which is a rail-to-rail op amp, is offset compensated and current limited. Therefore, a short-circuit of the analog output to ground or the power supply does not damage the ZSSC4151C.

# 8. Fault-Safe Operation

### 8.1 Fault-Safe Operation Modes

Fault checks verify the operation of the ZSSC4151C and of the connected sensing elements at power-on and during Normal Operation Mode (NOM). If a fault is detected, the Diagnostic Mode (DM) is activated and the fault status is provided via one of the two methods described below depending on the diagnostic mode.

The ZSSC4151C differentiates between two DMs with different behavior:

#### Static Diagnostic Mode

- Measurement and conditioning cycle are interrupted.
- Analog output transmission is stopped, and the output AOUT pin is either driven to a HIGH or LOW output level or is switched to high impedance.
- The ZACwire™ interface for one-wire communication (OWI) is enabled; both RAM output pages are readable. The command StrtCmdMd must be sent to switch to Command Mode for further command processing.
- If enabled, the ZSSC4151C is reset; i.e. the ZSSC4151C is restarted including a reset of all status registers.
- The ZSSC4151C can be restarted by a power-off/power-on sequence.

#### Temporary Diagnostic Mode

- Measurement and conditioning cycle are continuously processed.
- Fault checks are continuously processed including fault filtering (see below).
- Analog output transmission is continued; the output voltage will switch to the Lower or Upper Diagnostic Range (LDR or UDR) if enabled.
- The ZACwire<sup>™</sup> interface for one-wire communication is enabled. The command *StrtCmdMd* must be sent to switch to Command Mode for further command processing (the analog output must be overwritten by the OWI master).
- The ZSSC4151C returns to Normal Operation Mode including normal analog output transmission of a valid sensor signal if fault checks do not detect continuation of fault conditions.

The Fault Filtering of the ZSSC4151C is defined as follows:

- Fault filtering is only processed for fault checks assigned to the Temporary DM.
- Fault filtering is a low-pass filter that delays the activation and deactivation of the Temporary DM.
- In the event of a fault detection, faults are re-checked before entering Temporary DM.
- In the case of Temporary DM, detected fault conditions that no longer exist are re-checked before returning from Temporary DM to NOM.
- Fault filtering is an up-and-down event counter with programmable increment, threshold, and hysteresis; the decrement is always 1.

#### 8.1.1 Timing Definitions

The relevant timing parameters are listed in Table 7.

#### Table 7.Timing Parameters

| Symbol | Parameter                   | Description                                                                                         |
|--------|-----------------------------|-----------------------------------------------------------------------------------------------------|
| OUR    | Output update rate          | Internal update rate of the main signal data.                                                       |
| ORT    | Output response time        | Latency from the main signal event to the completion of the AOUT transmission of this signal event. |
| DTI    | Diagnostic testing interval | Rate of fault check processing.                                                                     |
| FMT    | Fault messaging time        | Latency from the fault event to the completion of the AOUT transmission of the fault message.       |

### 8.2 Diagnostic Output

ZSSC4151C provides various failsafe tasks to control the proper function of the device and the connected sensor element. When a fault is detected, a diagnostic output at the AOUT pin is activated if configured for this failsafe task. OWI Rx is enabled to make one-wire communication possible for reading out the failure status information. Diagnostic output means setting the analog output potential to a level in the lower diagnostic range (LDR) or in the upper diagnostic range (UDR). LDR and UDR levels are determined either by the external circuitry or are configured in the ZSSC4151C NVM.

Detected failures are messaged at AOUT pin by the following:

- UDR for ground loss (external load resistance connected to the external supply), LDR for ground loss (external load resistance connected to the external ground)
- UDR for supply loss (external load resistance connected to the external supply), LDR for supply loss (external load resistance connected to the external ground)
- LDR for oscillator fail
- LDR for NVM CRC failure and for all hardware faults until NVM content is evaluated after power-on
- LDR or UDR for all other detected faults according to the configuration in the NVM

### 8.3 Over-Voltage, Reverse-Polarity, and Short-Circuit Protection

ZSSC4151C is designed for a 5V supply provided by an electronic control unit (ECU).

ZSSC4151C and the connected resistive sensor element are protected from over-voltage and reverse-polarity damage by an internal supply voltage limiter. The analog output AOUT is protected regarding short circuit, over-voltage, and reverse polarity with all potentials in the protection range under all potential conditions at the VDDE and VSSE pins. These functions are described in detail in the *ZSSC4151C Technical Note – Power Management*.

ZSSC4151C protection applies when the device is operated in the application circuits shown in section 9. The protection voltage is ±40V as defined in the absolute maximum ratings (see Table 2). When the over-voltage protection is active, the device has a higher power dissipation. Depending on the ambient temperature and on the external sensor characteristics, the higher power dissipation of the device could lead to a violation of the maximum junction temperature.

#### Table 8Protection Features

| Requirement | VSSE Pin | AOUT Pin | VDDE Pin | Condition               |
|-------------|----------|----------|----------|-------------------------|
| DS_300      | 0        | 0 to 5V  | 5V       | Normal Mode             |
| DS_301      | 0        | Open     | 40V      | VDDE to VSSE            |
| DS_302      | 0        | Open     | -40V     | Reverse voltage         |
| DS_303      | 0        | 40V      | Open     | AOUT to VSSE            |
| DS_304      | 0        | -40V     | Open     | Reverse voltage         |
| DS_305      | Open     | 0        | 40V      | VDDE to AOUT            |
| DS_306      | Open     | 0        | -40V     | Reverse voltage         |
| DS_307      | 0        | 0        | 40V      | VDDE to (AOUT and VSSE) |
| DS_308      | 0        | 0        | -40V     | Reverse voltage         |
| DS_309      | 0        | 40V      | 40V      | (VDDE and AOUT) to VSSE |
| DS_310      | 0        | 40V      | 5.0V     | AOUT to VSSE            |
| DS_311      | 0        | -40V     | -40V     | Reverse voltage         |
| DS_312      | 0        | 40V      | 0        | AOUT to (VDDE and VSSE) |
| DS_313      | 0        | -40V     | 0        | Reverse voltage AOUT    |
| DS_314      | 0        | -35V     | 5V       | Reverse voltage AOUT    |

# 9. Application Circuit and External Components

Application features:

- 5V module is powered by the application's electronic control unit (ECU).
- Sensor module with 3-pin connector provides pressure measurement data via ratiometric analog output.
- The temperature signal for pressure signal correction can be derived either from the on-chip PTAT or from an external diode, PTC or bridge TC (connected to TS1 or TS2).
- End-of-line calibration uses one-wire communication via the AOUT pin.

#### Figure 6. 24-QFN Application Circuit Example: Pressure and Temperature Sensor with Analog Output



Figure 7. 16-TSSOP Application Circuit Example: Pressure and Temperature Sensor with Analog Output



#### Table 9. Dimensioning of External Components for the Application Example

Note: The component values given here are examples and must be adapted to the requirements of the application, in particular to the EMC requirements.

| Requirement   | Component | Symbol | Conditions                             | Min       | Typical | Мах        | Unit |
|---------------|-----------|--------|----------------------------------------|-----------|---------|------------|------|
| Informational | Capacitor | C1     | V <sub>MAX</sub> ≥ 60V<br>Low ESR type |           | 100     | 1000 + 20% | nF   |
| Informational | Capacitor | C2     | V <sub>MAX</sub> ≥ 10V<br>Low ESR type | 47 – 20%  | 100     | 220 + 20%  | nF   |
| Informational | Capacitor | CLOAD  | V <sub>MAX</sub> ≥ 60V<br>Low ESR type | 4.7 – 20% | 47      | 100 + 20%  | nF   |

## **10. ESD Protection and EMC Specification**

The level of ESD protection and EMC specifications are tested with devices in 24-QFN 4mm x 4mm packages during the product qualification.

### **10.1 ESD Protection**

All pins have an ESD protection of  $\geq$  2000V according to the Human Body Model (HBM with 1.5k $\Omega$ /100pF, based on MIL883, Method 3015.7). The VDDE, VSSE, and AOUT pins have an additional ESD protection of  $\geq$  4000V (HBM with 1.5k $\Omega$ /100pF, based on MIL883, Method 3015.7).

In addition, Charged Device Model (CDM) tests are processed with protection levels of  $\geq$  750V for corner pins and  $\geq$  500V for all other pins.

### **10.2 Latch-Up Immunity**

All pins pass Renesas's ±100mA latch-up test based on testing that conforms to the standard EIA/JESD 78.

### **10.3 Electromagnetic Emission**

The wired emission of externally connected pins of the device is measured according to the following standard: IEC 61967\_4:2002 + A1:2006.

Measurements must be performed with the application circuits described in section 9.

For the off-board pins, the spectral power measured with the  $150\Omega$  method must not exceed the limits according to *IEC* 61967\_4k, Annex B.4 code H10kN. For the VSSE pin, the spectral power measured with the  $1\Omega$  method must not exceed the limits according to *IEC* 61967\_4k, Annex B.4 code 15KmO.

### **10.4 Conducted Susceptibility (DPI)**

The conducted susceptibility of externally connected pins of the device is measured according to the IEC 62132-4 standard, which describes the direct power injection (DPI) test method.

Measurements must be performed with the application circuit described in the section 9.

Measurements are performed with an internal reference capacitor and internal temperature sensor. The sensing element is replaced by a resistive divider. Calibration is parameterized so that  $\sim$ 50% V<sub>DDA</sub> is output.

Table 10 gives the specifications for the DPI tests. RES refers to the coupling impedance.

Table 10. Conducted Susceptibility (DPI) Tests

| Requirement | Test                | Frequency<br>Range   | Target<br>(dBm) | Load Pins  | Protocol   | Error<br>Band | Notes                             |
|-------------|---------------------|----------------------|-----------------|------------|------------|---------------|-----------------------------------|
| DS_350      | DPI, direct coupled | 1MHz to<br>300MHz    | 26              | VDDE, AOUT | Analog out | ± 1%          | LOAD RES = 5kΩ<br>LOAD CAP = 10nF |
| DS_351      | DPI, direct coupled | 300MHz to<br>1000MHz | 32              | VDDE, AOUT | Analog out | ± 1%          | LOAD RES = 5kΩ<br>LOAD CAP = 10nF |

### **11. Reliability and RoHS Conformity**

The ZSSC4151C is qualified according to the AEC-Q100 standard, operating temperature grade 0. The qualification is extended to 1000 hours for the High Temperature Operating Life (HTOL) Test for one lot. Two manufacturing lots of extended HTOL qualification data (minimum of 1000 hours test time) for the ZSSC4151C or other products, using identical technology (metallization), the same package supplier, the same package style, and the same die size within a specific tolerance, are used to prove the package and bond reliability in the range of 1000 hours HTOL.

A FIT rate  $\leq$  10 FIT (temperature = 55°C, confidence level = 60%) is guaranteed. A typical FIT rate of TSMC's CV018BCD technology, which is used for the ZSSC4151C, is 1 FIT.

The ZSSC4151C complies with the RoHS directive and does not contain hazardous substances.

### **12. Package Outline Drawings**

The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available.

For the 24-QFN package:

24-VFQFPN, Package Outline Drawing 4.0 x 4.0 x 0.85 mm Body, 0.50mm Pitch, Epad 2.50 x 2.50 mm. Wettable Flank (Step Cut) NLG24S2 (renesas.com)

For the 16-TSSOP package:

16-TSSOP, Package Outline Drawing 5.0 x 4.4 mm Body, Epad 3.0 x 3.0 mm 0.65mm Pitch ENG16P1 (renesas.com)

### **13. Marking Diagram**



# **14. Ordering Information**

| Part Number     | Description and Package                                                                                                                                                       | MSL Rating | Carrier Type | Temperature    |  |  |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------|----------------|--|--|
| ZSSC4151CE1B    | Tested, unsawn wafer                                                                                                                                                          | N/A        | Wafer        | -40°C to 150°C |  |  |
| ZSSC4151CE1C    | Tested, sawn die on frame                                                                                                                                                     | N/A        | Frame        | -40°C to 150°C |  |  |
| ZSSC4151CE1D    | Tested, sawn die in waffle pack                                                                                                                                               | N/A        | Waffle Pack  | -40°C to 150°C |  |  |
| ZSSC4151CE4R    | 4.0 mm $\times$ 4.0 mm 24-QFN, wettable flanks (step cut)                                                                                                                     | MSL1       | 13" Reel     | -40°C to 150°C |  |  |
| ZSSC4151CE5R    | 5.0mm x 4.4mm 16-TSSOP with exposed pad, long-life version, AEC Q100 qualified part with extended HTOL test (5000 hours)                                                      | MSL1       | 13" Reel     | -40°C to 150°C |  |  |
| ZSSC4151CE5T    | 5.0mm x 4.4mm 16-TSSOP with exposed pad, long-life version, AEC Q100 qualified part with extended HTOL test (5000 hours)                                                      | MSL1       | Tube         | -40°C to 150°C |  |  |
| ZSSC4151CE6R    | 5.0mm x 4.4mm 16-TSSOP with exposed pad, AEC Q100<br>qualified part                                                                                                           | MSL1       | 13" Reel     | -40°C to 150°C |  |  |
| ZSSC4151CE6T    | 5.0mm x 4.4mm 16-TSSOP with exposed pad, AEC Q100<br>qualified part                                                                                                           | MSL1       | Tube         | -40°C to 150°C |  |  |
| ZSSC415XEVKV1P6 | C415XEVKV1P6 ZSSC4151 SSC Evaluation Kit: Communication Board, ZSSC415x/6x/7x Evaluation Board, Sensor Replacement Board<br>USB Cable, ZSSC415x Test PCB, Tweezer, 5 Samples. |            |              |                |  |  |

# 15. Glossary

| Term | Description                                                     |
|------|-----------------------------------------------------------------|
| ADC  | Analog-to-Digital Converter                                     |
| AEC  | Automotive Electronics Council                                  |
| AFE  | Analog Front-End                                                |
| BAMP | Buffer Amplifier                                                |
| BR   | Bridge Sensor                                                   |
| CDM  | Charged Device Model                                            |
| СМ   | Command Mode                                                    |
| CMC  | Calibration Microcontroller                                     |
| DAC  | Digital-to-Analog Converter                                     |
| DNL  | Differential Nonlinearity                                       |
| DPI  | Direct Power Injection                                          |
| EMC  | Electromagnetic Compatibility                                   |
| ESD  | Electrostatic Discharge                                         |
| EPAD | Exposed Pad – IC package with exposed metal plate on the bottom |
| FIT  | Failures in Time                                                |
| FSO  | Full Scale Output                                               |
| НВМ  | Human Body Model                                                |
| HTOL | High Temperature Operating Life                                 |
| I2C  | Inter-Integrated Circuit—serial two-wire data bus               |
| INL  | Integral Nonlinearity                                           |
| LSB  | Least Significant Bit                                           |
| MUX  | Multiplexer                                                     |
| NVM  | Nonvolatile Memory                                              |
| OWI  | One-Wire Interface                                              |
| PGA  | Programmable Gain Amplifier                                     |
| PTAT | Proportional-to-Absolute Temperature                            |
| PTC  | Thermistor – Positive Temperature Coefficient Resistor          |
| PWR  | Power Management and Protection Unit                            |
| QFN  | Quad-Flat No-Leads – IC package                                 |
| RAM  | Random Access Memory                                            |
| RISC | Reduced Instruction Set Computing                               |
| ROM  | Read-Only Memory                                                |
| RMS  | Root-Mean-Square                                                |

# RENESAS

| Term     | Description                                                            |  |  |  |
|----------|------------------------------------------------------------------------|--|--|--|
| RTD      | Resistance Temperature Device                                          |  |  |  |
| SCCM     | Sensor Check and Common Mode Adjustment Unit                           |  |  |  |
| SCL      | Serial Clock                                                           |  |  |  |
| SDA      | Serial Data                                                            |  |  |  |
| sint     | Signed Integer Value                                                   |  |  |  |
| SSC      | Sensor Short Check (diagnostic feature) or Sensor Signal Conditioner   |  |  |  |
| TQA, TQE | Temperature range identifier. See specification DS_052 for definition. |  |  |  |
| uint     | Unsigned integer value                                                 |  |  |  |
| ZACwire™ | Renesas-specific One-Wire Interface                                    |  |  |  |

# **16. Revision History**

| Date               | Description                                                  |  |  |
|--------------------|--------------------------------------------------------------|--|--|
| May 19, 2022       | <ul> <li>ZSSC4151CE4W removed</li> </ul>                     |  |  |
|                    | <ul> <li>Renesas links updated</li> </ul>                    |  |  |
| March 25, 2020     | <ul> <li>Datasheet parameter DS_245 added</li> </ul>         |  |  |
|                    | <ul> <li>Tolerance added to external component C2</li> </ul> |  |  |
| September 12, 2019 | 19 • 16-TSSOP-related information added.                     |  |  |
|                    | <ul> <li>Minor edits.</li> </ul>                             |  |  |
| March 4, 2019      | Initial release.                                             |  |  |

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.

(Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

### **Corporate Headquarters**

### **Contact information**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>.

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.



### **Package Outline Drawing**

Package Code:NLG24S2 24-VFQFPN 4.0 x 4.0 x 0.85 mm Body, 0.5mm Pitch PSC-4192-05, Revision: 06, Date Created: Aug 1, 2022



#### © Renesas Electronics Corporation



## **16-TSSOP, Package Outline Drawing**

5.0 x 4.4 mm Body, Epad 3.0 x 3.0 mm 0.65mm Pitch ENG16P1, PSC-4761-01, Rev 01, Page 1





# **16-TSSOP, Package Outline Drawing**

5.0 x 4.4 mm Body, Epad 3.0 x 3.0 mm 0.65mm Pitch ENG16P1, PSC-4761-01, Rev 01, Page 2



- LAND PATTERN DIMENSIONS
- NOTE:
- 1. ALL DIMENSIONS ARE IN MILLIMETERS

|               | Package Revision History |                           |  |  |
|---------------|--------------------------|---------------------------|--|--|
| Date Created  | Rev No.                  | Description               |  |  |
| June 14, 2019 | Rev 01                   | Correct Title Description |  |  |
| Sept 20, 2018 | Rev 00                   | Initial Release           |  |  |

### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="http://www.renesas.com/contact/">www.renesas.com/contact/</a>

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.