<span id="page-0-0"></span>

# SilentMOS Smart Power Stage in 5 mm × 8 mm LQFN

#### **FEATURES**

- ► 140 A Peak Output Current
- ► SilentMOS™ Smart Power Stage
	- ► Utilizes Low EMI/EMC Silent Switcher®2 Architecture
	- ► Ultra-Low SW-Voltage Overshoot
	- ► Frequency Up to 2 MHz
- ► VIN Up to 14 V
- $\triangleright$  Up to 94% Efficiency at 1 MHz with 1.8 V<sub>OUT</sub>
- ► Integrated Boost Diode and Capacitors and Power Switches
- ► Accurate Switch Current Monitoring
- ► Power MOSFET Overcurrent Protection
- ► Input Overvoltage and Bias Undervoltage Protection
- 3.3 V/5 V Compatible Tri-State PWM Input Thermal Monitor with Overtemperature Flag
- ► [5 mm × 8 mm LQFN Package](#page-17-0)

#### **APPLICATIONS**

- ► High Current Servers anyd Workstations
- ► Networking/Telecom Microprocessor Supplies
- ► Small Form-Factor POL Converter

#### **TYPICAL APPLICATION**

#### **GENERAL DESCRIPTION**

The LTC7051<sup>1</sup> monolithic power stage fully integrates high speed drivers with low resistance half-bridge power switches plus comprehensive monitoring and protection circuitry in an electrically and thermally optimized package. With a suitable high frequency controller, this power stage forms a compact, high current voltage regulator system with state-of-the-art efficiency and transient response.

SilentMOS technology utilizes second generation Silent Switcher 2 architecture reducing both EMI and switch-node voltage overshoot while maximizing efficiency at high switching frequencies.

High speed current sensing provides low latency switch current information, enabling tight current balancing and immediate overcurrent protection.

Thermally-enhanced packaging provides 70 A rated output continuous current capability.



*Figure 1. 12 VIN, 1 V/60 AOUT 1 MHz POL Converter*

<sup>1</sup> Protected by U.S. patents, including 9,525,351.

**Rev. A**



Information furnished by Analog Devices is believed to be accurate and reliable "as is". However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

### **TABLE OF CONTENTS**





### **REVISION HISTORY**

#### 7/2023-Rev. 0 to Rev. A



### 11/2021-Revision 0: Initial Version

## <span id="page-2-0"></span>**FUNCTIONAL BLOCK DIAGRAM**





### <span id="page-3-0"></span>**SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS**

T<sub>J</sub> = −40°C to +125°C for the minimum and maximum values, T<sub>A</sub> = 25°C, V<sub>IN</sub> = 12 V, PV<sub>CC</sub> = V<sub>CC</sub> = 5 V, unless otherwise noted.

*Table 1.*



### <span id="page-4-0"></span>**SPECIFICATIONS**

#### *Table 1. (Continued)*



<sup>1</sup> All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified.

<sup>2</sup> This parameter is not tested but is guaranteed by design.

#### <span id="page-5-0"></span>**ABSOLUTE MAXIMUM RATINGS**

#### *Table 2.*



<sup>1</sup> The LTC7051 is specified over the  $-40^{\circ}$ C to +125°C operating junction temperature range. High Junction temperatures degrade operating lifetimes. Note the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. The junction temperature ( I  $_{\rm J}$ , in  $\degree{\rm C}$ ) is calculated from the ambient temperature ( I  $_{\rm A}$ in  $^{\circ}$ C) and power dissipation (P<sub>D</sub>, in Watts) according to the formula: *T<sup>J</sup> = T<sup>A</sup> + (P<sup>D</sup> × θJA)*

where *θJA* (in °C/W) is the package thermal impedance.

 $2$  The LTC7051 includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature exceeds 125°C when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device**. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

#### <span id="page-6-0"></span>**PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



*Figure 3. Pin Configuration*

 $\tilde{g}$ 

#### *Table 3. Pin Function Descriptions*



<span id="page-7-0"></span> $T_A = 25^{\circ}$ C, V<sub>IN</sub> = 12 V, PV<sub>CC</sub> = V<sub>CC</sub> = 5 V, unless otherwise noted.



*Figure 4. Efficiency vs. I<sub>OUT</sub> at 1 MHz* 







*Figure 6. 12 VIN to 1 VOUT Efficiency*



*Figure 7. 12 VIN to 1.8 VOUT Efficiency*







*Figure 9. VSNS vs. ILOAD*





 $1.2$  $1.4$   $1.6$  $1.8$  $2.0$ 

012

 $1.0$ 





*Figure 15. I<sub>VCC</sub> vs. Frequency* 















*Figure 19. PVIN OVLO vs. Temperature*



*Figure 20. Current Limit vs. Temperature*



*Figure 21. PWM Threshold vs. Temperature*













### <span id="page-11-0"></span>**THEORY OF OPERATION**

### **MAIN CONTROL ARCHITECTURE**

The LTC7051 is a single channel integrated-driver half-bridge power MOSFET stage for DC/DC step-down applications. It is designed to be used in a synchronous switching architecture with a controller utilizing 3.3 V or 5 V PWM three-state outputs. The relationship between the transition thresholds and the three input states of the LTC7051 is illustrated in Figure 25.



*Figure 25. Three-State Input Operation*

In normal operation, PWMHI turns on the high side MOSFET, and PWMLO turns on the low side MOSFET. SW node follows the PWM pin with a typical 10 ns delay. There is <1 ns dead time before SW rises from PGND to  $V_{IN}$  and a typical 3 ns dead time after SW falls.

The high side MOSFET driver is powered from the internal BST node to SW via an internal integrated switch and capacitor, which allows lower dropout than achievable with a typical diode as well as higher-frequency operation.

## **CURRENT SENSE**

Real-time current sense amplifiers provide a scaled-down version of SW current. During PWMHI or PWMLO, the I<sub>SNS</sub> pin sources or sinks, according to SW current direction, a current equal to 1/100,000 the instantaneous SW current.

Associated current comparators flag high side MOSFET positive overcurrent (OC) and low side MOSFET negative overcurrent (OCN) Zero-current of both MOSFETs are also detected by associated current comparators.

#### **TEMPERATURE MONITOR AND OVERTEMPERATURE FAULT**

Normally, TMON outputs a voltage from 0.6 V to 1.8 V, corresponding to a die temperature range of 0°C to 150°C. The TMON voltage is calculated by:

*VTMON* (V) = 800 mV + (*T<sup>J</sup>* (°C) – 25°C) × (8 mV/°C)

Figure 26 illustrates the relationship between  $V_{TMON}$  and die temperature.



*Figure 26. VTMON vs. Die Temperature*

TMON is driven by an amplifier that can source current but has limited sinking capacity. This allows multiple TMON pins to be paralleled, with the highest temperature being reported. Overtemperature is triggered at 150°C (typical), and it causes the TMON pin to be pulled high to  $V_{CC}$ . The overtemperature fault will be cleared once the internal temperature falls 20°C (typical) below the threshold.

TDIO pin is internally connected to the anode of a P/N junction diode while the cathode is connected to SGND. It provides an alternative measurement of die temperature for the controllers, such as LTC3884-1, to measure the die temperature using direct  $V_{BF}$  method or  $\Delta V_{BF}$  method.

## **VOLTAGE FAULT CONDITIONS**

When  $V_{CC}$  or PV<sub>CC</sub> is in UVLO, or  $V_{IN}$  is in OVLO, SW will not respond to PWM and both top MOSFET and bottom MOSFET are off.

When BST-to-SW voltage is in UVLO, SW will not respond to a PWMHI until a PWMLO is provided such that BST-to-SW voltage is recharged sufficiently.

## **OVER CURRENT FAULT CONDITIONS**

When the high side MOSFET is on, instantaneous SW current of >180 A (net current flowing out of SW) will trip the overcurrent (OC) comparator and set the internal OC state. When this happens, regardless of PWM pin state, the high side MOSFET will be turned off, and the low side MOSFET will be turned on until SW current decreases to 10 A, at which point OC state will be reset. Normal PWMHI-to-high-side-MOSFET and PWMLO-to-low-side-MOSFET operation resumes.

When the low side MOSFET is on, instantaneous SW current of <–90 A (net current flowing into SW) will trip the OCN comparator. When this happens, regardless of PWM pin state, the low side MOSFET will be turned off and the high side MOSFET will be turned on until SW current increase to –16 A, at which point OCN state will be reset. Normal PWMHI-to-high-side-MOSFET and PWMLO-to-low-side-MOSFET operation resumes. The trigger and reset of over current condition are illustrated in [Figure 27.](#page-12-0)

In either OC or OCN condition, FLTB is pulled down.

### <span id="page-12-0"></span>**THEORY OF OPERATION**



*Figure 27. Over Current Conditions*

#### **ACTIVE DIODE MODE**

If PWM goes from high to Hi-Z state while large (>10 A) currents are still flowing through the top MOSFET from  $V_{\text{IN}}$  to SW, the top at MOSFET will turn off and the bottom MOSFET will turn on to freewheel the current until it has been ramped down. If PWM goes from high to Hi-Z state while large (≥16 A) currents are still flowing through the top MOSFET from SW to  $V_{\text{IN}}$ , the top MOSFET will not turn off until the current has been ramped down.

Similarly, if PWM goes from low to Hi-Z state while large (≥16 A) currents are still flowing through the bottom MOSFET from SW to PGND, the bottom MOSFET will turn off, and the top MOSFET will turn on to freewheel the current until it has been ramped down. If PWM goes from low to Hi-Z state while large (>10 A) currents are still flowing through the bottom MOSFET from PGND to SW, the bottom MOSFET will not turn off until the current has been ramped down.

#### <span id="page-13-0"></span>**POWER SEQUENCE**

The LTC7051 requires the following input signals to operate normally:  $V_{IN}$ ,  $V_{CC}/PV_{CC}$ , RUN, and PWM. Make sure that  $V_{IN}$  and  $V_{\rm CC}/PV_{\rm CC}$  are present and the RUN pin of LTC7051 is pulled up before enabling the PWM controller. Do not force RUN pin voltages above  $V_{CC}$  voltage.

#### **FAULT MANAGEMENT**

The fault management and shutdown mode of LTC7051 is summarized in Table 4. Connecting the open-drain output FLTB pin to the controller's RUN pin can prevent the controller from starting up and force the converter to restart once the LTC7051 runs into fault conditions, except BST-to-SW undervoltage fault.



#### *Table 4. Fault Management and Shutdown Mode Summary*

#### **CURRENT SENSE AND CURRENT LIMIT**

 $I_{SNS}$  sources and sinks a current which is 1/100,000 of the SW current. According to the controller's maximum current sense signal range, select a proper resistor to convert the  $I_{SNS}$  current into a differential voltage signal reflecting the real-time SW current. The resistor should be biased at a low impedance common mode voltage, which has current sinking and sourcing capability. Make sure that at the maximum positive current and negative current, the  $I_{SNS}$  pin voltage is in the specified range so that the gain  $I_{SNS}/I_{SW}$ remains constant.

A general LTC7051 application circuit is shown in [Figure 1](#page-0-0). The LTC7051 is optimized for the application of high frequency high current voltage regulator. External component selection is largely driven by the load requirement and begins with the selection of the switching frequency  $f_{SW}$  and inductor L. Refer to Frequency Selection section and [Inductor Selection](#page-14-0) section for the guidance. The  $I_{SMS}$  resistors are selected to set the current limit.

In high frequency high current applications, the switching spikes coupled to the I<sub>SNS</sub> signal may result in a reading offset in heavy load range, but does not impact the ΔI<sub>SNS</sub>/ΔI<sub>SW</sub> gain. An optional resistor between I<sub>SNS</sub> pin to GND can mitigate the offset. The resistor value  $R_{OS}$  is calculated by  $I_{SNS}$  pin voltage (referring to GND) divided by the offset current observed. The resistor value may

be different for a different switching frequency. This modification does not impact the internal overcurrent protection and negative overcurrent protection.



*Figure 28.*

#### **FREQUENCY SELECTION**

The selection of switching frequency is a trade-off between efficiency and component size. Low frequency operation increases efficiency by reducing MOSFET switching losses, but requires larger inductance and/or capacitance to maintain low output ripple voltage. In the selection of switching frequency, make sure that the high side on-time at maximum input voltage is longer than LTC7051's minimum on-time,  $t_{ON(MIN)}$ , which is the smallest time duration that the LTC7051 is capable of turning on the top MOS-FET. It is determined by internal timing delays, power stage timing delays and the gate charge required to turn on the top MOSFET. Low duty cycle applications may approach this minimum on-time limit (see Equation 1).

$$
t_{ON(MIN)} < \frac{V_{OUT}}{V_{IN} \times f_{SW}} \tag{1}
$$

### **INPUT CAPACITORS**

The LTC7051 should be connected to a  $V_{\text{IN}}$  supply through low impedance power planes. Ceramic input capacitors should be placed as close to the package as physically possible, with size and quantity appropriate for temperature rise with ripple current as calculated below.

For a buck converter, the switching duty cycle can be estimated by Equation 2.

$$
D = \frac{V_{OUT}}{V_{IN}}\tag{2}
$$

Without considering the inductor ripple current, for each output, the RMS current of the input capacitor can be estimated by Equation 3.

$$
I_{CIN(RMS)} = \frac{I_{OUT(MAX)}}{\eta} \times \sqrt{D \times (1 - D)}
$$
 (3)

where *η* is the estimated efficiency of the power section.

#### <span id="page-14-0"></span>**INDUCTOR SELECTION**

Given the desired input and output voltages, the inductor value and operating frequency,  $f_{SW}$ , directly determine the inductor's peak-to-peak ripple current (see Equation 4).

$$
I_{RIPPLE} = \frac{V_{OUT}}{V_{IN}} \left( \frac{V_{IN} - V_{OUT}}{f_{SW} \times L} \right)
$$
(4)

Lower ripple current reduces core losses in the inductor, ESR losses in the output capacitors and output voltage ripple. Thus, highest efficiency operation is obtained at low frequency with a small ripple current. Achieving this, however, requires a large inductor. A reasonable starting point is to choose a ripple current that is about 40% of  $I<sub>OUT(MAX)</sub>$ . Note that the largest ripple current occurs at the highest input voltage. To guarantee that ripple current does not exceed a specified maximum, the inductor should be chosen according to Equation 5.

$$
L \ge \left(\frac{v_{IN} - v_{OUT}}{f_{SW} \times I_{RIPPLE}}\right) \times \frac{v_{OUT}}{v_{IN}}
$$
\n<sup>(5)</sup>

Once the inductance value is determined, the type of inductor must be selected. Core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance selected. As inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase. Ferrite designs have very low core loss and are preferred at high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates hard, which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate!

### **OUTPUT CAPACITORS**

The LTC7051 is designed for high frequency switching and low output voltage ripple noise. The bulk output capacitors defined as  $C<sub>OUT</sub>$  are chosen with low enough effective series resistance (ESR) to meet the output voltage ripple and transient requirements.  $C_{\text{OUT}}$ can be a low ESR tantalum capacitor, a low ESR polymer capacitor, or ceramic capacitors. At 1 MHz, the typical output capacitance range is from 500 µF to 1000 µF. Additional output filtering may be required by the system designer if further reduction of output ripple or dynamic transient spikes is required.

#### **BYPASSING AND GROUNDING**

The LTC7051 requires proper bypassing on the PV $_{\rm CC}$  and V $_{\rm CC}$ supplies due to its high speed switching (nanoseconds) and large AC currents (amperes). Careless component placement and PCB trace routing may cause excessive ringing and under/overshoot. Follow the following steps to obtain the optimum performance from the LTC7051.

- ► Mount the bypass capacitors as close as possible between the  $V_{CC}$  and SGND pins, and the PV<sub>CC</sub> and PGND pins. The traces should be shortened as much as possible to reduce lead inductance.
- ► Use a low inductance, low impedance ground plane to reduce any ground drop and stray capacitance. Any significant ground drop will degrade signal integrity.
- ► Plan the power/ground routing carefully. Know where the large load switching current is coming from and going to. Maintain separate ground return paths for the input pin and the output power stage.
- ► Be sure to solder the Exposed Pad on the back side of the LTC7051 packages to the board. Failure to make good thermal contact between the exposed back side and the copper board will result in far greater thermal resistances.

### **PCB LAYOUT**

Due to the LTC7051's high power density and high speed, high frequency operation, proper PCB layout and composition are critical to maximizing performance.

At a minimum, the PCB should be 4-layer with at least top and bottom layers 2 oz. copper. As much as possible, top and bottom layers should be continuous  $V_{\text{IN}}$  and PGND areas. At least one inner layer, preferably the second, should be a continuous PGND plane.

Copper-filled vias should be used under the package exposed pads to connect top and bottom PCB layers.  $\theta_{\text{JCbottom}}$  is <1°C/W. Anything less than copper-filled vias will compromise  $\theta_{JA}$  greatly.

The inductor pads should be placed as close as possible to the package, with traces as short and wide as possible. If possible, SW traces should be doubled up with the second layer, taking care not to couple to sensitive traces.

A recommended PCB layout is shown in [Figure 29](#page-15-0).

<span id="page-15-0"></span>

*Figure 29. Schematic*



*Figure 30. Example PCB Layout*





PINS NOT SHOWN IN LTC3884-1 CIRCUIT: PGOOD0, PGOOD1, SYNC, ASEL0, ASEL1, V<sub>OUT0\_CFG</sub>, V<sub>OUT1\_CFG</sub>, FREQ\_CFG, PHASE\_CFG  $\overline{\mathbb{S}}$ 

*Figure 31. LTC7051 and [LTC3884-1](https://www.analog.com/ltc3884) Schematic*

### **Related Parts**

#### *Table 5.*



### <span id="page-17-0"></span>**OUTLINE DIMENSIONS**



*Figure 32. 42-Lead LQFN Package 5 mm × 8 mm × 0.95 mm (Reference LTC DWG # 05-08-1571 Rev B) Dimensions shown in millimeters*

Updated: June 29, 2023

#### **ORDERING GUIDE**



<sup>1</sup> All models are RoHS compliant.

