# Navigator™ Motion Processor

# MC2100 Series Technical Specifications

for Brushed Servo Motion Control

DataShe

DataSheet4U.com





et4U.com DataShe

DataSheet4U.com

#### **NOTICE**

This document contains proprietary and confidential information of Performance Motion Devices, Inc., and is protected by federal copyright law. The contents of this document may not be disclosed to third parties, translated, copied, or duplicated in any form, in whole or in part, without the express written permission of PMD.

The information contained in this document is subject to change without notice. No part of this document may be reproduced or transmitted in any form, by any means, electronic or mechanical, for any purpose, without the express written permission of PMD.

Copyright 1998, 1999 by Performance Motion Devices, Inc. **Navigator** and **C-Motion** are trademarks of Performance Motion Devices, Inc.

DataSheet4U.com www.DataSheet4U.com

#### Warranty

PMD warrants performance of its products to the specifications applicable at the time of sale in accordance with PMD's standard warranty. Testing and other quality control techniques are utilized to the extent PMD deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Performance Motion Devices, Inc. (PMD) reserves the right to make changes to its products or to discontinue any product or service without notice, and advises customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

#### **Safety Notice**

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage. Products are not designed, authorized, or warranted to be suitable for use in life support devices or systems or other critical applications. Inclusion of PMD products in such applications is understood to be fully at the customer's risk.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent procedural hazards.

#### **Disclaimer**

PMD assumes no liability for applications assistance or customer product design. PMD does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of PMD covering or relating to any combination, machine, or process in which such products or services might be or are used. PMD's publication of information regarding any third party's products or services does not constitute PMD's approval, warranty or endorsement thereof.

DataSh



### **Related Documents**

#### Navigator Motion Processor User's Guide (MC2000UG)

How to set up and use all members of the Navigator Motion Processor family.

#### Navigator Motion Processor Programmer's Reference (MC2000PR)

Descriptions of all Navigator Motion Processor commands, with coding syntax and examples, listed alphabetically for quick reference.

#### **Navigator Motion Processor Technical Specifications**

Four booklets containing physical and electrical characteristics, timing diagrams, pinouts, and pin descriptions of each series:

MC2100 series, for brushed servo motion control (MC2100TS);

MC2300 series, for brushless servo motion control (MC2300TS);

MC2400 series, for microstepping motion control (MC2400TS);

MC2500 series, for stepping motion control (MC2500TS);

MC2800 Series, for brushed servo and brushless servo motion control (MC2800TS).

#### Navigator Motion Processor Developer's Kit Manual (DK2000M)

How to install and configure the DK2000 developer's kit PC board.

et4U.com DataSh

DataSheet4U.com



## **Table of Contents**

| Warran          | nty                                              | iii |
|-----------------|--------------------------------------------------|-----|
| Safety N        | Notice                                           | ii  |
| Disclain        | mer                                              | iii |
| Related         | l Documents                                      |     |
| Table of        | of Contents                                      | vi  |
| 1 The N         | Navigator Family                                 | 9   |
| 2 Funct         | tional Characteristics                           |     |
| 2.1             | Configurations, parameters, and performance      | 11  |
| 2.2             | Physical characteristics and mounting dimensions |     |
| 2.2             | r                                                |     |
|                 | 2.2 I/O chip                                     |     |
| 2.3             | Environmental and electrical ratings             |     |
| 2.4             | System configuration                             |     |
| 2.5             | Peripheral device address mapping                | 16  |
| 3 Electr        | rical Characteristics                            |     |
| 3.1             | DC characteristics DataSheet4U.com               | 17  |
| 3.2             | AC characteristics                               | 17  |
| 4 I/O T:        | iming Diagrams                                   | 10  |
| 4 1/O 11<br>4.1 | Clock                                            |     |
| 4.1             | Quadrature encoder input                         |     |
| 4.2             | Reset                                            |     |
| 4.4             | Host interface, 8/8 mode                         |     |
| 4.4             |                                                  |     |
| 4.4             |                                                  |     |
| 4.4             |                                                  |     |
| 4.4             | ,                                                |     |
| 4.5             | Host interface, 8/16 mode                        |     |
| 4.5             |                                                  |     |
| 4.5             | 5.2 Data write, 8/16 mode                        | 22  |
| 4.5             | 5.3 Data read, 8/16 mode                         | 23  |
| 4.5             | 5.4 Status read, 8/16 mode                       | 23  |
| 4.6             | Host interface, 16/16 mode                       | 24  |
| 4.6             | Instruction write, 16/16 mode                    | 24  |
| 4.6             | 5.2 Data write, 16/16 mode                       | 24  |
| 4.6             | 5.3 Data read, 16/16 mode                        | 25  |
| 4.6             | ,                                                |     |
| 4.7             | External memory timing                           |     |
| 4.7             | · · · · · · · · · · · · · · · · · · ·            |     |
| 4.7             | J                                                |     |
| 4.8             | Peripheral device timing                         |     |
| 4.8             | 1                                                |     |
| 4.8             | 3.2 Peripheral device write                      | 27  |

et4U.com

DataShe

DataSheet4U.com -

| 5 Pinou | uts and Pin Descriptions      |    |
|---------|-------------------------------|----|
| 5.1     | Pinouts for MC2140            |    |
| 5.2     | Pinouts for MC2120            | 29 |
| 5.3     | Pinouts for MC2110            | 30 |
| 5.4     | Pin description tables        | 31 |
| 5.4     | 4.1 I/O chip                  |    |
| 5.4     | 4.2 CP chip                   |    |
|         | 1                             |    |
| 6 Appli | ication Notes                 | 37 |
| 6.1     | Design Tips                   |    |
| 6.2     | ISA Bus Interface             |    |
| 6.3     | RS-232 Serial Interface       |    |
| 6.4     | RS 422/485 Serial Interface   |    |
| 6.5     | PWM Motor Interface           | 45 |
| 6.6     | 12-bit Parallel DAC Interface |    |
| 6.7     | 16-bit Serial DAC Interface   |    |
| 6.8     | 12-bit A/D Interface          |    |
| 6.9     | 16-bit A/D Input              |    |
| 6.10    | •                             |    |
| 6.11    | User-defined I/O              |    |

et4U.com

DataShe

DataSheet4U.com

DataSheet4U.com \_\_\_\_\_

## 1 The Navigator Family

|                             | MC2100<br>Series                                               | MC2300<br>Series                                               | MC2400<br>Series                                               | MC2500<br>Series                                               | MC2800<br>Series                                                 |
|-----------------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------|
| # of axes                   | 4, 2, or 1                                                     | 4, 2 or 1                                                      | 4, 2 or 1                                                      | 4, 2, or 1                                                     | 4 or 2                                                           |
| Motor type supported        | Brushed servo                                                  | Brushless<br>servo                                             | Stepping                                                       | Stepping                                                       | Brushed servo<br>+ brushless servo                               |
| Output format               | Brushed servo<br>(single phase)                                | Commutated<br>(6-step or<br>sinusoidal)                        | Microstepping                                                  | Pulse and direction                                            | Brushed servo (single phase) + commutated (6-step or sinusoidal) |
| Incremental encoder input   | √                                                              | √                                                              | <b>√</b>                                                       | √                                                              | √                                                                |
| Parallel word device input  | √                                                              | √                                                              | √                                                              | √                                                              | √                                                                |
| Parallel communication      | √                                                              | <b>√</b>                                                       | <b>√</b>                                                       | √                                                              | <b>√</b>                                                         |
| Serial communication        | √                                                              | √                                                              | √                                                              | √                                                              | √                                                                |
| Diagnostic port             | √                                                              | <b>√</b>                                                       | <b>√</b>                                                       | √                                                              | <b>√</b>                                                         |
| S-curve profiling           | √                                                              | √                                                              | <b>√</b>                                                       | √                                                              | <b>√</b>                                                         |
| Electronic gearing          | √                                                              | <b>√</b>                                                       | √                                                              | √                                                              | <b>√</b>                                                         |
| On-the-fly changes          | √                                                              | <b>√</b>                                                       | <b>√</b>                                                       | √                                                              | <b>√</b>                                                         |
| Directional limit switches  | √                                                              | <b>√</b>                                                       | <b>√</b>                                                       | √                                                              | <b>√</b>                                                         |
| Programmable bit output     | √                                                              | √                                                              | √                                                              | √                                                              | √                                                                |
| Software-invertable signals | √                                                              | DataSheet4L                                                    | .com ✓                                                         | √                                                              | √                                                                |
| PID servo control           | √                                                              | √                                                              | -                                                              | -                                                              | <b>√</b>                                                         |
| Feedforward (accel & vel)   | √                                                              | √                                                              | -                                                              | -                                                              | <b>√</b>                                                         |
| Derivative sampling time    | √                                                              | <b>√</b>                                                       | -                                                              | -                                                              | <b>√</b>                                                         |
| Data trace/diagnostics      | √                                                              | <b>√</b>                                                       | <b>√</b>                                                       | √                                                              | <b>√</b>                                                         |
| PWM output                  | √                                                              | √                                                              | √                                                              | -                                                              | <b>√</b>                                                         |
| Motion error detection      | √                                                              | √                                                              | √ (with encoder)                                               | √ (with encoder)                                               | √                                                                |
| Axis settled indicator      | √                                                              | √                                                              | √ (with encoder)                                               | √ (with encoder)                                               | √                                                                |
| DAC-compatible output       | √                                                              | √                                                              | √                                                              | -                                                              | √                                                                |
| Pulse & direction output    | -                                                              | -                                                              | -                                                              | √                                                              | -                                                                |
| Index & Home signals        | √                                                              | √                                                              | √                                                              | √                                                              | √                                                                |
| Position capture            | √                                                              | √                                                              | <b>√</b>                                                       | √                                                              | √                                                                |
| Analog input                | √                                                              | √                                                              | <b>√</b>                                                       | √                                                              | √                                                                |
| User-defined I/O            | √                                                              | √                                                              | <b>√</b>                                                       | √                                                              | <b>√</b>                                                         |
| External RAM support        | √                                                              | √                                                              | ✓                                                              | √                                                              | √                                                                |
| Multi-chip                  |                                                                |                                                                |                                                                |                                                                |                                                                  |
| synchronization             | <b>√</b> (21x3)                                                | <b>√</b> (23x3)                                                | <b>√</b> (24x3)                                                |                                                                | <b>√</b> (28x3)                                                  |
| Chipset part numbers        | MC2140<br>(4 axes)<br>MC2120<br>(2 axes)<br>MC2110<br>(1 axis) | MC2340<br>(4 axes)<br>MC2320<br>(2 axes)<br>MC2310<br>(1 axis) | MC2440<br>(4 axes)<br>MC2420<br>(2 axes)<br>MC2410<br>(1 axis) | MC2540<br>(4 axes)<br>MC2520<br>(2 axes)<br>MC2510<br>(1 axis) | MC2840<br>(4 axes)<br>MC2820<br>(2 axes)                         |
| Developer's Kit p/n's:      | DK2100                                                         | DK2300                                                         | DK2400                                                         | DK2500                                                         | DK2800                                                           |

et4U.com

DataShe

ataSheet4U.com www.DataSheet4U.com

#### Introduction

This manual describes the operational characteristics of the MC2140, MC2120 and MC2110 Motion Processors from PMD. These devices are members of PMD's second-generation motion processor family, which consists of 14 separate products organized into 5 series.

Each of these devices are complete chip-based motion processors. They provide trajectory generation and related motion control functions. Depending on the type of motor controlled they provide servo loop closure, on-board commutation for brushless motors, and high speed pulse and direction outputs. Together these products provide a software-compatible family of dedicated motion processors that can handle a large variety of system configurations.

Each of these chips utilize a similar architecture, consisting of a high-speed computation unit, along with an ASIC (Application Specific Integrated Circuit). The computation unit contains special onboard hardware that makes it well suited for the task of motion control.

Along with similar hardware architecture, these chips also share most software commands, so that software written for one chipset may be re-used with another, even though the type of motor may be different.

Each chipset consists of two PQFP (Plastic Quad Flat Pack) ICs: a 100-pin Input/Output (I/O) chip, and a 132-pin Command Processor (CP) chip.

The four different series in the Navigator family are designed for a particular type of motor or control scheme. Here is a summary description of each series.

#### **Family Summary**

DataSheet4U.com

MC2100 Series (MC2140, MC2120, MC2110) – This series outputs motor commands in either Sign/Magnitude PWM or DAC-compatible format for use with brushed servo motors, or with brushless servo motors having external commutation.

MC2300 Series (MC2340, MC2320, MC2310) – This series outputs sinusoidally commutated motor signals appropriate for driving brushless motors. Depending on the motor type, the output is a two-phase or three-phase signal in either PWM or DAC-compatible format.

MC2400 Series (MC2440, MC2420, MC2410) – This series provides microstepping signals for stepping motors. Two phased signals per axis are generated in either PWM or DAC-compatible format.

MC2500 Series (MC2540, MC2520, MC2510) – These chipsets provide high-speed pulse and direction signals for stepping motor systems.

MC2800 Series (MC2840, MC2820) – This series outputs sinusoidally or 6-step commutated motor signals appropriate for driving brushless servo motors as well as PWM or DAC- compatible outputs for driving brushed servo motors.

DataSh

DataSheet4LL con

#### 2 Functional Characteristics

#### Configurations, parameters, and performance 2.1

Available configurations

4 axes (MC2140), 2 axes (MC2120), or 1 axis (MC2110)

Operating modes

Closed loop (motor command is driven from output of servo filter) Open loop (motor command is driven from user-programmed register)

Communication modes 8/8 parallel (8 bit external parallel bus with 8 bit internal command word size)

> 8/16 parallel (8 bit external parallel bus with 16 bit internal command word size) 16/16 parallel (16 bit external parallel bus with 16 bit internal command word

size)

Point to point asynchronous serial Multidrop asynchronous serial

Serial port baud rate range

1,200 baud to 416,667 baud

Position range

-2,147,483,648 to +2,147,483,647 counts

Velocity range

-32,768 to +32,767 counts/sample with a resolution of 1/65,536 counts/sample -32,768 to +32,767 counts/sample<sup>2</sup> with a resolution of 1/65,536 counts/sample<sup>2</sup>

Acceleration/deceleration ranges Jerk range

0 to ½ counts/sample<sup>3</sup> with a resolution of 1/4,294,967,296 counts/sample<sup>3</sup>

Profile modes

S-curve point-to-point (Velocity, acceleration, jerk, and position parameters)

Trapezoidal point-to-point (Velocity, acceleration, deceleration, and position

parameters)

Velocity-contouring (Velocity, acceleration, and deceleration parameters) Electronic Gear (Encoder or trajectory position of one axis used to drive a

second axis. Master and slave axes and gear ratio parameters)

-32,768 to +32,767 with a resolution of 1/65,536 (negative and positive Electronic gear ratio range

direction)

Filter modes Scalable PID + Velocity feedforward + Acceleration feedforward + Bias. Also

includes integration limit, settable derivative sampling time, and output motor

command limiting

Filter parameter resolution

Position error tracking

16 bits

Motion error window (allows axis to be stopped upon exceeding programmable

window)

Tracking window (allows flag to be set if axis exceeds a programmable position

window)

Axis settled (allows flag to be set if axis exceeds a programmable position window for a programmable amount of time after trajectory motion is compete)

PWM (10-bit resolution at 20 kHz) Motor output modes

DAC (16 bits)

Maximum encoder rate Incremental (up to 5 million counts/sec)

Parallel-word (up to 160 million counts/sec)

Parallel encoder word size 16 bits

Parallel encoder read rate 20 kHz (reads all axes every 50 µsec) Servo loop timing range 102.4 µsec to 32.767 milliseconds Minimum servo loop time

102.4 µsec per enabled axis.

Multi-chip synchronization <10µsec difference between master and slave servo cycle

MC21x3 chipset only

Limit switches2 per axis: one for each direction of travelPosition-capture triggers2 per axis: index and home signals

Other digital signals (per axis) 1 AxisIn signal per axis, 1 AxisOut signal per axis

Software-invertable signals Encoder A, Encoder B, Index, Home, AxisIn, AxisOut, PositiveLimit,

NegativeLimit (all individually programmable per axis)

Analog input 8 10-bit analog inputs

User defined discrete I/O 256 16-bit wide user defined I/O

RAM/external memory support 65,536 blocks of 32,768 16-bit words per block. Total accessible memory is

2,147,483,648 16 bit words

Trace modes one-time

continuous

Max. number of trace variables4Number of traceable variables27Number of host instructions132

et4U.com

DataSheet4U.com

## 2.2 Physical characteristics and mounting dimensions

#### 2.2.1 CP chip

All dimensions are in inches (with millimeters in brackets).



et4U.com

| Dimension | Minimum (inches) | Maximum (inches) |
|-----------|------------------|------------------|
| D         | 1.070            | 1.090            |
| D1        | 0.934            | 0.966            |
| D2        | 1.088            | 1.112            |
| D3        | 0.800            | nominal          |

DataSheet4U.com <u>www</u>.DataSheet4U.com

#### 2.2.2 I/O chip

All dimensions are in millimeters.





et4U.com

DataSheet4U.com

| Dimension | Minimum | Nominal  | Maximum |
|-----------|---------|----------|---------|
|           | (mm)    | (mm)     | (mm)    |
| Α         |         |          | 3.40    |
| A1        | 0.25    | 0.33     |         |
| A2        | 2.55    | 2.80     | 3.05    |
| b         | 0.22    |          | 0.38    |
| С         | 0.13    |          | 0.23    |
| D         | 22.95   | 23.20    | 23.45   |
| D1        | 19.90   | 20.00    | 20.10   |
| E         | 16.95   | 17.20    | 17.45   |
| E1        | 13.90   | 14.00    | 14.01   |
| е         |         | 0.65 BSC | •       |
| L         | 0.73    | 0.88     | 1.03    |
| CCC       |         |          | 0.10    |
| theta     | 0°      |          | 7°      |

DataShe

DataSheet4U.com -

#### 2.3 Environmental and electrical ratings

All ratings and ranges are for both the I/O and CP chips.

Storage Temperature ( $T_a$ ) -55 °C to 150 °C Operating Temperature ( $T_a$ ) 0 °C to 70 °C\*

**Power Dissipation (Pd)** 600 mW (I/O and CP combined)

Nominal Clock Frequency (F<sub>clk</sub>) 40.0 MHz
Supply Voltage limits (V<sub>cc</sub>) -0.3V to +7.0V
Supply Voltage operating range (V<sub>cc</sub>) 4.75V to 5.25V

### 2.4 System configuration

The following figure shows the principal control and data paths in an MC2100 system.



The CP chip contains the profile generator, which calculates velocity, acceleration, and position values for a trajectory; and the digital servo filter, which stabilizes the motor output signal. The filter produces one of two types of output:

• a Pulse-Width Modulated (PWM) signal output which passes via the data bus to the I/O chip, where the output signal generator sends it to the motor amplifiers; or

D . OI

www.DataSheet4U.com

et4U.com

<sup>\*</sup> An industrial version with an operating range of -40°C to 85°C is also available. Please contact PMD for more information.

• a DAC-compatible value routed via the data bus to the appropriate D/A converter.

Axis position information returns to the motion processor through the I/O chip, in the form of encoder feedback, or through the CP chip, in the form of parallel-word feedback.

### 2.5 Peripheral device address mapping

Device addresses on the CP chip's data bus are memory-mapped to the following locations:

| Address | Device                                                                                                              | Description                                     |
|---------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| 0200h   | Oh Serial port data Contains the configuration data (transmission parity, stop bits, etc) for the asynchronous seri |                                                 |
| 0800h   | Parallel-word encoder                                                                                               | Base address for parallel-word feedback devices |
| 1000h   | User-defined                                                                                                        | Base address for user-defined I/O devices       |
| 2000h   | RAM page pointer                                                                                                    | Page pointer to external memory                 |
| 4000h   | Motor-output DACs                                                                                                   | Base address for motor-output D/A converters    |
| 8000h   | I/O chip                                                                                                            | Base address for I/O chip communications        |

et4U.com DataSh

DataSheet4U.com

DataSheet4U.com <u>www</u>.DataSheet4U.com

## **3 Electrical Characteristics**

#### 3.1 DC characteristics

(V  $_{cc}$  and  $T_{a}$  per operating ratings,  $F_{clk}$  = 40.0 MHz)

| Symbol           | Parameter                                                                                                                                               | Minimum                       | Maximum                 | Conditions                                              |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------|---------------------------------------------------------|
| Vcc              | Supply Voltage                                                                                                                                          | 4.75 V                        | 5.25 V                  |                                                         |
| l <sub>dd</sub>  | Supply Current                                                                                                                                          |                               | 120 mA                  | open outputs                                            |
|                  | Input Vo                                                                                                                                                | oltages                       |                         |                                                         |
| Vih              | Logic 1 input voltage                                                                                                                                   | 2.0 V                         | V <sub>cc</sub> + 0.3 V |                                                         |
| Vil              | Logic 0 input voltage                                                                                                                                   | -0.3 V                        | 0.8 V                   |                                                         |
| Vihreset         | Logic 1 voltage for reset pin (reset)                                                                                                                   | 2.2 V                         | V <sub>cc</sub> + 0.3 V |                                                         |
|                  | Output V                                                                                                                                                | /oltages                      |                         |                                                         |
| V <sub>oh</sub>  | Logic 1 Output Voltage                                                                                                                                  | 2.4 V                         |                         | @CP I₀ = -23 mA<br>@I/O I₀ = -6 mA                      |
| V <sub>ol</sub>  | Logic 0 Output Voltage                                                                                                                                  |                               | 0.33 V                  | @CP I <sub>o</sub> = 6 mA<br>@I/O I <sub>o</sub> = 6 mA |
|                  | Oth                                                                                                                                                     | ner                           |                         |                                                         |
| l <sub>out</sub> | Tri-State output leakage current                                                                                                                        | -5 μΑ                         | 5 μΑ                    | @CP<br>0 < V <sub>out</sub> < V <sub>cc</sub>           |
| l <sub>in</sub>  | Input current                                                                                                                                           | -10 μA<br>ataβի <b>ೂ</b> et4U | 10 μA<br>-10 μA         | @CP<br>@I/O<br>0 < V <sub>i</sub> < V <sub>cc</sub>     |
| C <sub>io</sub>  | Input/Output capacitance                                                                                                                                | 15 pF                         | 10 pF                   | @CP typical<br>@I/O                                     |
|                  | Analog                                                                                                                                                  | Input                         |                         |                                                         |
| Zai              | Analog input source impedance                                                                                                                           |                               | 9kΩ                     |                                                         |
| E <sub>dnl</sub> | Differential nonlinearity error. Difference between the step width and the ideal value.                                                                 | -1                            | 1.5 LSB                 |                                                         |
| E <sub>inl</sub> | Integral nonlinearity error.  Maximum deviation from the best straight line through the ADC transfer characteristics, excluding the quantization error. |                               | +/-1.5 LSB              |                                                         |

#### 3.2 AC characteristics

See timing diagrams, Section 4, for *Tn* numbers. The symbol "~" indicates active low signal.

| Timing Interval                     | Tn | Minimum  | Maximum         |
|-------------------------------------|----|----------|-----------------|
| Clock Frequency (F <sub>clk</sub> ) |    | > 0 MHz  | 40 MHz (note 1) |
| Clock Pulse Width                   | T1 | 10 nsec  |                 |
| Clock Period (note 3)               | T2 | 25 nsec  |                 |
| Encoder Pulse Width                 | T3 | 150 nsec |                 |
| Dwell Time Per State                | T4 | 75 nsec  |                 |

DataSheet4U.com -

www.DataSheet4U.com

DataShe

et4U.com

| Index Setup and Hold (relative to Quad                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Timing Interval                    | Tn         | Minimum   | Maximum  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------|-----------|----------|
| -HostSlct Setup Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                    | T5         | 0 nsec    |          |
| HostCircl Setup Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                    |            |           |          |
| HostCmd Setup Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ~HostSlct Hold Time                | T6         | 0 nsec    |          |
| HostCmd Hold Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ~HostSlct Setup Time               | T7         | 0 nsec    |          |
| Read Data Access Time         T10         25 nsec           Read Data Hold Time         T11         10 nsec           -HostRead High to HI-Z Time         T12         20 nsec           HostRdy Delay Time         T13         100 nsec         150 nsec           -HostWrite Pulse Width         T14         70 nsec         70 nsec           Write Data Hold Time         T16         0 nsec         8           Read Recovery Time (note 2)         T17         60 nsec         8           Write Recovery Time (note 2)         T18         60 nsec         8           Read Pulse Width         T19         70 nsec         7           Address Setup Delay Time         T20         7 nsec         7           Data Access Time         T21         19 nsec         19 nsec           Address Setup Delay Time         T22         2 nsec         2 nsec           Address Setup Delay Time         T23         7 nsec         7 nsec           Address Setup Delay Time         T25         79 nsec         7 nsec           Address Hold Time         T26         17 nsec         17 nsec           WriteEnable Pulse Width         T27         39 nsec         3 nsec           Data Setup Time         T30         7                                                                                                           |                                    |            | 0 nsec    |          |
| Read Data Hold Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | HostCmd Hold Time                  |            | 0 nsec    |          |
| -HostRead High to HI-Z Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                    |            |           |          |
| HostRdy Delay Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                    |            |           |          |
| -HostWrite Pulse Width         T14         70 nsec           Write Data Delay Time         T15         25 nsec           Write Read Recovery Time (note 2)         T17         60 nsec           Write Recovery Time (note 2)         T18         60 nsec           Write Recovery Time (note 2)         T18         60 nsec           Read Pulse Width         T19         70 nsec           Address Setup Delay Time         T20         7 nsec           Data Access Time         T21         19 nsec           Data Hold Time         T22         2 nsec           Address Setup Delay Time         T23         7 nsec           Address Setup to WriteEnable High         T24         72 nsec           RAMSIct Low to WriteEnable High         T25         79 nsec           Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup Dime         T28         3 nsec           Data Setup Delay Time         T30         7 nsec           Address Setup Delay Time         T30         7 nsec           Address Setup Delay Time         T31         71 nsec           Address Setup Delay Time         T32         2 nsec           Address Setup                                                                                                         | ~HostRead High to HI-Z Time        |            |           |          |
| Write Data Delay Time         T15         25 nsec           Write Data Hold Time         T16         0 nsec           Read Recovery Time (note 2)         T17         60 nsec           Write Recovery Time (note 2)         T18         60 nsec           Read Pulse Width         T19         70 nsec           Address Setup Delay Time         T20         7 nsec           Data Access Time         T21         19 nsec           Data Hold Time         T22         2 nsec           Address Setup Delay Time         T23         7 nsec           Address Setup to WriteEnable High         T24         72 nsec           Address Setup to WriteEnable High         T25         79 nsec           Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup before Write High Time         T28         3 nsec           Data Setup Delay Time         T30         7 nsec           Address Setup Delay Time         T31         71 nsec           Data Hold Time         T32         2 nsec           Address Setup to WriteEnable High         T34         122 nsec           Address Setup to WriteEnable High         T34         122 nsec           <                                                                                                   |                                    |            |           | 150 nsec |
| Write Data Hold Time         T16         0 nsec           Read Recovery Time (note 2)         T17         60 nsec           Write Recovery Time (note 2)         T18         60 nsec           Read Pulse Width         T19         70 nsec           Address Setup Delay Time         T20         7 nsec           Data Access Time         T21         19 nsec           Data Hold Time         T22         2 nsec           Address Setup Delay Time         T23         7 nsec           Address Setup Delay Time         T23         7 nsec           Address Setup Delay Time         T25         79 nsec           Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup Time         T28         3 nsec           Data Setup Delay Time         T30         7 nsec           Address Setup Delay Time         T31         71 nsec           Data Hold Time         T32         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           Address Setup to WriteEnable High                                                                                                                 |                                    |            | 70 nsec   |          |
| Read Recovery Time (note 2)         T17         60 nsec           Write Recovery Time (note 2)         T18         60 nsec           Read Pulse Width         T19         70 nsec           Address Setup Delay Time         T20         7 nsec           Data Access Time         T21         19 nsec           Data Hold Time         T22         2 nsec           Address Setup Delay Time         T23         7 nsec           Address Setup to WriteEnable High         T24         72 nsec           RAMSIct Low to WriteEnable High         T25         79 nsec           Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup Dime         T28         3 nsec           Data Setup Delay Time         T30         7 nsec           Address Setup Delay Time         T30         7 nsec           Address Setup Delay Time         T31         71 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup Delay Time         T33         129 nsec           Address Setup Delay Time         T36         17 nsec           WriteEnable Pulse W                                                                                                        |                                    |            |           | 25 nsec  |
| Write Recovery Time (note 2)         T18         60 nsec           Read Pulse Width         T19         70 nsec           Address Setup Delay Time         T20         7 nsec           Data Access Time         T21         19 nsec           Data Hold Time         T22         2 nsec           Address Setup Delay Time         T23         7 nsec           Address Setup to WriteEnable High         T24         72 nsec           RAMSIct Low to WriteEnable High         T25         79 nsec           Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup Time         T28         3 nsec           Data Setup Delay Time         T30         7 nsec           Address Setup Delay Time         T30         7 nsec           Data Access Time         T31         71 nsec           Data Hold Time         T32         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High Time         T36         17 nsec           Write                                                                                                        | Write Data Hold Time               | T16        | 0 nsec    |          |
| Read Pulse Width         T19         70 nsec           Address Setup Delay Time         T20         7 nsec           Data Access Time         T21         19 nsec           Data Hold Time         T22         2 nsec           Address Setup Delay Time         T23         7 nsec           Address Setup to WriteEnable High         T24         72 nsec           RAMSIct Low to WriteEnable High         T25         79 nsec           Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup Dise Width         T27         39 nsec           Data Setup Defore Write High Time         T29         DataSheet4U.com         42 nsec           Address Setup Delay Time         T30         7 nsec         7 nsec           Data Hold Time         T32         2 nsec         2 nsec           Address Setup Delay Time         T33         7 nsec         7 nsec           Address Setup to WriteEnable High         T34         122 nsec         129 nsec           Address Setup to WriteEnable High         T34         122 nsec         129 nsec           Address Hold Time         T36         17 nsec         129 nsec           WriteEnable Pulse Width                                                                                           | Read Recovery Time (note 2)        |            |           |          |
| Address Setup Delay Time         T20         7 nsec           Data Access Time         T21         19 nsec           Data Hold Time         T22         2 nsec           Address Setup Delay Time         T23         7 nsec           Address Setup to WriteEnable High         T24         72 nsec           RAMSIct Low to WriteEnable High         T25         79 nsec           Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup Time         T28         3 nsec           Data Setup Defore Write High Time         T29         DataShet4U.com         42 nsec           Address Setup Delay Time         T30         7 nsec         7 nsec           Data Access Time         T31         71 nsec         7 nsec           Address Setup Delay Time         T32         2 nsec         7 nsec           Address Setup Delay Time         T33         7 nsec         7 nsec           Address Setup to WriteEnable High         T34         122 nsec         129 nsec           Address Hold Time         T36         17 nsec         129 nsec           WriteEnable Pulse Width         T37         89 nsec         129 nsec           Data Setup Time                                                                                             | Write Recovery Time (note 2)       | T18        | 60 nsec   |          |
| Data Access Time         T21         19 nsec           Data Hold Time         T22         2 nsec           Address Setup Delay Time         T23         7 nsec           Address Setup to WriteEnable High         T24         72 nsec           RAMSlct Low to WriteEnable High         T25         79 nsec           Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup Diase Width         T28         3 nsec           Data Setup Delay Time         T28         3 nsec           Data Setup Delay Time         T30         7 nsec           Address Setup Delay Time         T31         71 nsec           Data Hold Time         T32         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           Address Setup to WriteEnable High         T34         122 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup Time         T38         3 nsec           Read to Write Delay Time                                                                                                                | Read Pulse Width                   | T19        | 70 nsec   |          |
| Data Hold Time         T22         2 nsec           Address Setup Delay Time         T23         7 nsec           Address Setup to WriteEnable High         T24         72 nsec           RAMSIct Low to WriteEnable High         T25         79 nsec           Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup Time         T28         3 nsec           Data Setup before Write High Time         T29         DataShet4U.com         42 nsec           Address Setup Delay Time         T30         7 nsec         7 nsec           Data Access Time         T31         71 nsec         7 nsec           Data Hold Time         T32         2 nsec         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T35         129 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup Defore Write High Time         T39         92 nsec           Read to                                                                                               | Address Setup Delay Time           | T20        |           | 7 nsec   |
| Address Setup Delay Time         T23         7 nsec           Address Setup to WriteEnable High         T24         72 nsec           RAMSIct Low to WriteEnable High         T25         79 nsec           Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup Time         T28         3 nsec           Data Setup before Write High Time         T29         DataSheet4U.com         42 nsec           Address Setup Delay Time         T30         7 nsec           Data Access Time         T31         71 nsec           Data Hold Time         T32         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T35         129 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T38         3 nsec           Read to Write Delay Time         T40                                                                                         | Data Access Time                   | T21        |           | 19 nsec  |
| Address Setup to WriteEnable High         T24         72 nsec           RAMSIct Low to WriteEnable High         T25         79 nsec           Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup Time         T28         3 nsec           Data Setup before Write High Time         T29         DataShet4U.com         42 nsec           Address Setup Delay Time         T30         7 nsec           Data Access Time         T31         71 nsec           Data Hold Time         T32         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T35         129 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50 <t< td=""><td>Data Hold Time</td><td>T22</td><td></td><td>2 nsec</td></t<>                   | Data Hold Time                     | T22        |           | 2 nsec   |
| RAMSIct Low to WriteEnable High         T25         79 nsec           Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup Time         T28         3 nsec           Data Setup before Write High Time         T29         DataSheet4U.com         42 nsec           Address Setup Delay Time         T30         7 nsec           Data Access Time         T31         71 nsec           Data Hold Time         T32         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T35         129 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSIct High to Strobe Low         T51         1 nsec           WriteEnable High to Strobe High         T54         3 nse                                                                                       | Address Setup Delay Time           | T23        |           | 7 nsec   |
| Address Hold Time         T26         17 nsec           WriteEnable Pulse Width         T27         39 nsec           Data Setup Time         T28         3 nsec           Data Setup before Write High Time         T29         DataShet4U.com         42 nsec           Address Setup Delay Time         T30         7 nsec           Data Access Time         T31         71 nsec           Data Hold Time         T32         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T35         129 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSlct Low to Strobe Low         T51         1 nsec           WriteEnable High to Strobe High         T54         3 nsec           WriteEnable High to Strobe High         T54         3 nsec </td <td>Address Setup to WriteEnable High</td> <td>T24</td> <td>72 nsec</td> <td></td> | Address Setup to WriteEnable High  | T24        | 72 nsec   |          |
| WriteEnable Pulse Width         T27         39 nsec           Data Setup Time         T28         3 nsec           Data Setup before Write High Time         T29         DataSheet4U.com         42 nsec           Address Setup Delay Time         T30         7 nsec           Data Access Time         T31         71 nsec           Data Hold Time         T32         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T35         129 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSlct Low to Strobe Low         T51         1 nsec           WriteEnable High to Strobe High         T52         4 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe Low         T55         <                                                                                   | RAMSIct Low to WriteEnable High    | T25        |           | 79 nsec  |
| Data Setup Time         T28         3 nsec           Data Setup before Write High Time         T29 DataSheet4U.com         42 nsec           Address Setup Delay Time         T30         7 nsec           Data Access Time         T31         71 nsec           Data Hold Time         T32         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T35         129 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSlct Low to Strobe Low         T51         1 nsec           WriteEnable Low to Strobe High         T52         4 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe Low         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec <td>Address Hold Time</td> <td>T26</td> <td>17 nsec</td> <td></td>              | Address Hold Time                  | T26        | 17 nsec   |          |
| Data Setup before Write High TimeT29DataSheet4U.com42 nsecAddress Setup Delay TimeT307 nsecData Access TimeT3171 nsecData Hold TimeT322 nsecAddress Setup Delay TimeT337 nsecAddress Setup to WriteEnable HighT34122 nsecPeriphSlct Low to WriteEnable HighT35129 nsecAddress Hold TimeT3617 nsecWriteEnable Pulse WidthT3789 nsecData Setup TimeT383 nsecData Setup before Write High TimeT3992 nsecRead to Write Delay TimeT4050 nsecReset Low Pulse WidthT505.0 μsecRAMSlct Low to Strobe LowT511 nsecWriteEnable Low to Strobe HighT524 nsecWriteEnable High to Strobe HighT543 nsecPeriphSlct Low to Strobe LowT551 nsecPeriphSlct High to Strobe HighT564 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | WriteEnable Pulse Width            | T27        | 39 nsec   |          |
| Address Setup Delay Time         T30         7 nsec           Data Access Time         T31         71 nsec           Data Hold Time         T32         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T35         129 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSlct Low to Strobe Low         T51         1 nsec           WriteEnable Low to Strobe High         T52         4 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe High         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec                                                                                                                                                                                                                             | Data Setup Time                    | T28        |           | 3 nsec   |
| Data Access Time         T31         71 nsec           Data Hold Time         T32         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T35         129 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSlct Low to Strobe Low         T51         1 nsec           RAMSlct High to Strobe High         T52         4 nsec           WriteEnable Low to Strobe Low         T53         1 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe High         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec                                                                                                                                                                                                                           | Data Setup before Write High Time  | T29 DataSh | eet4U.com | 42 nsec  |
| Data Hold Time         T32         2 nsec           Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T35         129 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSlct Low to Strobe Low         T51         1 nsec           RAMSlct High to Strobe High         T52         4 nsec           WriteEnable Low to Strobe Low         T53         1 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe High         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec                                                                                                                                                                                                                                                                                  | Address Setup Delay Time           | T30        |           | 7 nsec   |
| Address Setup Delay Time         T33         7 nsec           Address Setup to WriteEnable High         T34         122 nsec           PeriphSlct Low to WriteEnable High         T35         129 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSlct Low to Strobe Low         T51         1 nsec           RAMSlct High to Strobe High         T52         4 nsec           WriteEnable Low to Strobe Low         T53         1 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe Low         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec                                                                                                                                                                                                                                                                                                                                       |                                    |            |           | 71 nsec  |
| Address Setup to WriteEnable HighT34122 nsecPeriphSlct Low to WriteEnable HighT35129 nsecAddress Hold TimeT3617 nsecWriteEnable Pulse WidthT3789 nsecData Setup TimeT383 nsecData Setup before Write High TimeT3992 nsecRead to Write Delay TimeT4050 nsecReset Low Pulse WidthT505.0 μsecRAMSlct Low to Strobe LowT511 nsecRAMSlct High to Strobe HighT524 nsecWriteEnable Low to Strobe LowT531 nsecWriteEnable High to Strobe HighT543 nsecPeriphSlct Low to Strobe LowT551 nsecPeriphSlct High to Strobe HighT564 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Data Hold Time                     | T32        |           | 2 nsec   |
| PeriphSlct Low to WriteEnable High         T35         129 nsec           Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSlct Low to Strobe Low         T51         1 nsec           RAMSlct High to Strobe High         T52         4 nsec           WriteEnable Low to Strobe Low         T53         1 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe Low         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Address Setup Delay Time           | T33        |           | 7 nsec   |
| Address Hold Time         T36         17 nsec           WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSIct Low to Strobe Low         T51         1 nsec           RAMSIct High to Strobe High         T52         4 nsec           WriteEnable Low to Strobe Low         T53         1 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe Low         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Address Setup to WriteEnable High  | T34        | 122 nsec  |          |
| WriteEnable Pulse Width         T37         89 nsec           Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSIct Low to Strobe Low         T51         1 nsec           RAMSIct High to Strobe High         T52         4 nsec           WriteEnable Low to Strobe Low         T53         1 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe Low         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PeriphSlct Low to WriteEnable High | T35        |           | 129 nsec |
| Data Setup Time         T38         3 nsec           Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSlct Low to Strobe Low         T51         1 nsec           RAMSlct High to Strobe High         T52         4 nsec           WriteEnable Low to Strobe Low         T53         1 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe Low         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Address Hold Time                  | T36        | 17 nsec   |          |
| Data Setup before Write High Time         T39         92 nsec           Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSlct Low to Strobe Low         T51         1 nsec           RAMSlct High to Strobe High         T52         4 nsec           WriteEnable Low to Strobe Low         T53         1 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe Low         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | WriteEnable Pulse Width            | T37        | 89 nsec   |          |
| Read to Write Delay Time         T40         50 nsec           Reset Low Pulse Width         T50         5.0 μsec           RAMSlct Low to Strobe Low         T51         1 nsec           RAMSlct High to Strobe High         T52         4 nsec           WriteEnable Low to Strobe Low         T53         1 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe Low         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                    |            |           |          |
| Reset Low Pulse Width         T50         5.0 μsec           RAMSlct Low to Strobe Low         T51         1 nsec           RAMSlct High to Strobe High         T52         4 nsec           WriteEnable Low to Strobe Low         T53         1 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe Low         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Data Setup before Write High Time  | T39        |           | 92 nsec  |
| RAMSIct Low to Strobe Low         T51         1 nsec           RAMSIct High to Strobe High         T52         4 nsec           WriteEnable Low to Strobe Low         T53         1 nsec           WriteEnable High to Strobe High         T54         3 nsec           PeriphSlct Low to Strobe Low         T55         1 nsec           PeriphSlct High to Strobe High         T56         4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Read to Write Delay Time           | T40        | 50 nsec   |          |
| RAMSlct High to Strobe High  WriteEnable Low to Strobe Low  WriteEnable High to Strobe High  T54  PeriphSlct Low to Strobe Low  T55  1 nsec  PeriphSlct Low to Strobe High  T56  4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Reset Low Pulse Width              | T50        | 5.0 μsec  |          |
| WriteEnable Low to Strobe LowT531 nsecWriteEnable High to Strobe HighT543 nsecPeriphSlct Low to Strobe LowT551 nsecPeriphSlct High to Strobe HighT564 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RAMSIct Low to Strobe Low          | T51        | ,         | 1 nsec   |
| WriteEnable High to Strobe HighT543 nsecPeriphSlct Low to Strobe LowT551 nsecPeriphSlct High to Strobe HighT564 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | RAMSIct High to Strobe High        | T52        |           | 4 nsec   |
| PeriphSlct Low to Strobe Low T55 1 nsec PeriphSlct High to Strobe High T56 4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | WriteEnable Low to Strobe Low      | T53        |           | 1 nsec   |
| PeriphSlct Low to Strobe Low T55 1 nsec PeriphSlct High to Strobe High T56 4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                    | T54        |           |          |
| PeriphSlct High to Strobe High T56 4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                    | T55        |           |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                    | T56        |           |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Device Ready/ Outputs Initialized  | T57        |           | 1 msec   |

Note 1 Performance figures and timing information valid at  $F_{clk} = 40.0$  MHz only. For timing information and performance parameters at  $F_{clk} < 40.0$  MHz see section 6.1.

Note 2 For 8/8 and 8/16 interface modes only.

Note 3 The clock low/high split has an allowable range of 45-55%.

DataShe

DataSheet4U.com <u>www</u>.DataSheet4U.com

et4U.com

## 4 I/O Timing Diagrams

For the values of *Tn*, please refer to the table in Section 3.2.

#### 4.1 Clock



## 4.2 Quadrature encoder input



et4U.com

DataShe

#### 4.3 Reset



DataSheet4U.com -

### 4.4 Host interface, 8/8 mode

#### 4.4.1 Instruction write, 8/8 mode



et4U.com

DataShe

#### 4.4.2 Data write, 8/8 mode



Note: If setup and hold times are met, ~HostSlct and HostCmd may be de-asserted at this

point.

#### 4.4.3 Data read, 8/8 mode



Note: If setup and hold times are met, ~HostSlct and HostCmd may be de-asserted at this point

et4U.com

DataShe





DataSheet4U.com <u>www</u>.DataSheet4U.com

## 4.5 Host interface, 8/16 mode

#### 4.5.1 Instruction write, 8/16 mode



Note: If setup and hold times are met, ~HostSlct and HostCmd may be de-asserted at this point.

#### 4.5.2 Data write, 8/16 mode



Note: If setup and hold times are met, ~HostSlct and HostCmd may be de-asserted at this point

www.DataSheet4U.com

DataShe

et4U.com

#### 4.5.3 Data read, 8/16 mode



Note: If setup and hold times are met, ~HostSlct and HostCmd may be de-asserted at this

DataSheet4U.com

et4U.com

DataShe

#### 4.5.4



www.DataSheet4U.com DataSheet4U.com -

## 4.6 Host interface, 16/16 mode

#### 4.6.1 Instruction write, 16/16 mode



et4U.com

4.6.2 Data write, 16/16 mode



DataSheet4U.com \_

www.DataSheet4U.com

DataShe

#### 4.6.3 Data read, 16/16 mode



et4U.com

DataShe

#### 4.6.4 Status read, 16/16 mode



DataSheet4U.com -

## 4.7 External memory timing

#### 4.7.1 External memory read

Note: PMD recommends using memory with an access time no greater than 15 nsec.



et4U.com

4.7.2 External memory write

DataSheet4U.com



DataSheet4U.com

www.DataSheet4U.com

DataShe

## 4.8 Peripheral device timing

#### 4.8.1 Peripheral device read



et4U.com

DataShe

### 4.8.2 Peripheral device write

DataSheet4U.com



DataSheet4U.com -

## 5 Pinouts and Pin Descriptions

#### 5.1 Pinouts for MC2140



www.DataSheet4U.com DataSheet4U.com -

#### 5.2 Pinouts for MC2120



et4U.com

DataShe

DataSheet4U.com \_\_\_\_\_www.DataSheet4U.com

#### 5.3 Pinouts for MC2110



et4U.com

DataShe

DataSheet4U.com <u>www</u>.DataSheet4U.com

#### Pin description tables 5.4

#### 5.4.1 I/O chip

## I/O Chip

| Pin Name and<br>Number         |                | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|--------------------------------|----------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| HostCmd                        | 81             | Input     | This signal is asserted <i>high</i> to write a host instruction to the Motion Processor, or to read the status of the HostRdy and HostIntrpt signals. It is asserted <i>low</i> to read or write a data word.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| HostRdy                        | 8              | Output    | This signal is used to synchronize communication between the Motion Processor and the host. HostRdy will go low (indicating host port busy) at the end of a read or write operation according to the interface mode in use, as follows:  Interface Mode HostRdy goes low  8/8 after the instruction byte is transferred after the second byte of each data word is transferred after the second byte of the instruction word after the second byte of each data word is transferred 16/16 after the 16-bit instruction word after each 16-bit data word serial n/a  HostRdy will go high, indicating that the host port is ready to transmit, when the last transmission has been processed. All host port communications must be made with HostRdy high (ready).  A typical busy-to-ready cycle is 12.5 microseconds, but can be substantially longer, up to 100 microseconds. |  |  |
| ~HostRead                      | 92             | Input     | When ~HostRead is <i>low</i> , a data word is read from the Motion Processor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| ~HostWrite                     | 100            | Input     | When ~HostWrite is low, a data word is written to the Motion Processor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| ~HostSlct                      | 94             | Input     | When ~HostSlct is <i>low</i> , the host port is selected for reading or writing operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| CPIntrpt                       | 77             | Output    | I/O chip to CP chip interrupt. This signal sends an interrupt to the CP chip whenever a host–chipset transmission occurs. It should be connected to CP chip pin 53, I/OIntrpt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| CPR/~W                         | 53             | Input     | This signal is <i>high</i> when the CP chip is reading data from the I/O chip, and <i>low</i> when it is writing data. It should be connected to CP chip pin 4, R/W.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| CPStrobe                       | 54             | Input     | This signal goes <i>low</i> when the data and address become valid during Motion Processor communication with peripheral devices on the data bus, such as external memory or a DAC. It should be connected to CP chip pin 6, Strobe.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| CPPeriphSlct                   | 52             | Input     | This signal goes <i>low</i> when a peripheral device on the data bus is being addressed. It should be connected to CP chip pin 130, PeriphSlct.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| CPAddr0<br>CPAddr1<br>CPAddr15 | 41<br>43<br>50 | Input     | These signals are <i>high</i> when the CP chip is communicating with the I/O chip (as distinguished from any other device on the data bus). They should be connected to CP chip pins 110 (Addr0), 111 (Addr1), and 128 (Addr15).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| MasterClkIn                    | 89             | Input     | This is the master clock signal for the Motion Processor. It is driven at a nominal 40 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| CPCIk                          | 24             | Output    | This signal provides the clock pulse for the CP chip. Its frequency is half that of MasterClkIn (pin 89), or 20 MHz nominal. It is connected directly to the CP chip I/Oclk signal (pin 58).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |

et4U.com

DataShe

www.DataSheet4U.com DataSheet4U.com -

## I/O Chip

| Pin Name and<br>Number                                                                                                                                       |                                                                                              | Direction                        | Description                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HostMode1<br>HostMode0<br>HostData0<br>HostData1                                                                                                             | 91<br>5                                                                                      | Input  Bi-directional, tri-state | These two signals determine the host communications mode, as follows:  HostMode1 HostMode0  0                                                                                                                                                                                                                                                                                                       |
| HostData2 HostData3 HostData4 HostData5 HostData6 HostData7 HostData8 HostData9 HostData10 HostData11 HostData12 HostData13 HostData14 HostData14 HostData15 | 99<br>98<br>1<br>11<br>97<br>95<br>76<br>74<br>73<br>75<br>2<br>3<br>7                       |                                  | ~HostSlct, ~HostWrite, ~HostRead and HostCmd. In 16-bit mode, all 16 bits are used (HostData0-15). In 8-bit mode, only the low-order 8 bits of data are used (HostData0-7). The HostMode0 and HostMode1 signals select the communication mode this port operates in.                                                                                                                                |
| CPData0 CPData1 CPData2 CPData3 CPData4 CPData5 CPData6 CPData6 CPData7 CPData8 CPData9 CPData10 CPData11 CPData12 CPData13 CPData13 CPData14 CPData15       | 38<br>36<br>35<br>32<br>31<br>37<br>42<br>39<br>18<br>14<br>71<br>13<br>70<br>15<br>69<br>68 | Bi-directional                   | These signals transmit data between the I/O chip and pins Data0-15 of the CP chip, via the Motion Processor data bus.  DataSheet4U.com                                                                                                                                                                                                                                                              |
| PWMMag1<br>PWMMag2<br>PWMMag3<br>PWMMag4                                                                                                                     | 21<br>85<br>20<br>79                                                                         | Output                           | These pins provide the Pulse Width Modulated signal to the motor. In PWM 50/50 mode, this is the only signal. In PWM sign-magnitude mode, this is the magnitude signal.  The PWM resolution is 10 bits at a frequency of 20 KHz.  For MC2140 all 4 pins are valid. For MC2120 only PWMMag1 and PWMMag2 are valid. For MC2110 only PWMMag1 is valid. Invalid or unused pins may be left unconnected. |
| PWMSign1<br>PWMSign2<br>PWMSign3<br>PWMSign4                                                                                                                 | 61<br>60<br>59<br>26                                                                         | Output                           | In PWM sign-magnitude mode, these pins provide the sign (direction) of the PWM signal to the motor amplifier. For MC2140 all 4 pins are valid. This signal is <i>high</i> when the PWM output is positive, and <i>low</i> when it is negative. For MC2120 only PWMSign1 and PWMSign2 are valid. For MC2110 only PWMSign1 is valid. Invalid or unused pins may be left unconnected.                  |

et4U.com

DataShe

www.DataSheet4U.com DataSheet4U.com \_\_\_\_

## I/O Chip

| Pin Name and<br>Number                                             |                                              | Direction                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------------------------------|----------------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QuadA1<br>QuadB1<br>QuadB2<br>QuadA3<br>QuadB3<br>QuadB4<br>QuadB4 | 47<br>25<br>48<br>44<br>33<br>51<br>30<br>58 | Input                         | These pins provide the A and B quadrature signals for the incremental encoder for each axis. When the axis is moving in the positive (forward) direction, signal A leads signal B by 90°.  The theoretical maximum encoder pulse rate is 5.1 MHz. Actual maximum rate will vary, depending on signal noise.  NOTE: Many encoders require a pull-up resistor on each signal to establish a proper high signal. Check your encoder's electrical specification.  For MC2140, all 8 pins are valid. For MC2120, only the first four pins (axes 1 and 2) are valid. For MC2110, only the first two pins (axis 1) are valid.  WARNING! If a valid axis pin is not used, its signal should |
|                                                                    |                                              |                               | be tied high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                    | 40                                           | T                             | Invalid axis pins may be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ~Index1<br>~Index2<br>~Index3<br>~Index4                           | 49<br>93<br>83<br>28                         | Input                         | These pins provide the Index quadrature signals for the incremental encoders. A valid index pulse is recognized by the chipset when ~Index, A, and B are all <i>low</i> .  For MC2140, all 4 pins are valid. For MC2120, only ~Index1 and ~Index2 are valid. For MC2110, only ~Index1 is valid.                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                    |                                              |                               | WARNING! If a valid axis pin is not used, its signal should be tied high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                    |                                              |                               | Invalid axis pins may be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| ~Home1<br>~Home2<br>~Home3<br>~Home4                               | 82<br>29<br>88<br>45                         | Input                         | These pins provide the Home signals, general-purpose inputs to the position-capture mechanism. A valid Home signal is recognized by the chipset when ~Homen goes low. These signals are similar to ~Index, but are not gated by the A and B encoder channels.  For MC2140, all 4 pins are valid. For MC2120, only ~Home1 and ~Home2 are valid. For MC2110, only ~Home1 is valid.                                                                                                                                                                                                                                                                                                    |
|                                                                    |                                              |                               | WARNING! If a valid axis pin is not used, its signal should be tied high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                    |                                              |                               | Invalid axis pins may be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Vcc                                                                | 16, 17, 90                                   | 40, 65, 66, 67,               | All of these pins must be connected to the I/O chip's digital supply voltage, which should be in the range 4.75 to 5.25 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GND                                                                | 4, 9, 22, 34, 46, 57, 64, 72, 84, 96         |                               | I/O chip ground. All of these pins must be connected to the digital power supply return.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| unassigned<br>(MC2140)                                             | 19, 23,                                      | 27, 55, 56, 62,<br>80, 86, 87 | These pins may be left unconnected (floating).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

et4U.com

DataShe

www.DataSheet4U.com DataSheet4U.com -

## 5.4.2 CP chip

## CP chip

| Pin Name and number                                                                                          |                                                                                             | Direction      | Description                                                                                                                                                                                                                                                             |  |
|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ~WriteEnbl                                                                                                   | 1                                                                                           | output         | When low, this signal enables data to be written to the bus.                                                                                                                                                                                                            |  |
| R/~W                                                                                                         | 4                                                                                           | output         | This signal is <i>high</i> when the CP chip is performing a read, and <i>low</i> when it is performing a write. It should be connected to I/O chip pin 53, CPR/-W.                                                                                                      |  |
| ~Strobe                                                                                                      | 6                                                                                           | output         | This signal is <i>low</i> when the data and address are valid during CP communications. It should be connected to I/O chip pin 54, CPStrobe.                                                                                                                            |  |
| ~PeriphSlct                                                                                                  | 130                                                                                         | output         | This signal is <i>low</i> when peripheral devices on the data bus are being addressed. It should be connected to I/O chip pin 52, CPPeriphSlct.                                                                                                                         |  |
| ~RAMSIct                                                                                                     | 129                                                                                         | output         | This signal is <i>low</i> when external memory is being accessed.                                                                                                                                                                                                       |  |
| ~Reset                                                                                                       | 41                                                                                          | input          | This is the master reset signal. When brought <i>low</i> , this pin resets the chipset to its initial conditions.                                                                                                                                                       |  |
| W/~R                                                                                                         | 132                                                                                         | output         | This signal is the inverse of R/~W; it is <i>high</i> when R/~W is low, and vice versa. For some decode circuits, this is more convenient than R/~W.                                                                                                                    |  |
| SrlRcv                                                                                                       | 43                                                                                          | input          | This pin receives serial data from the asynchronous serial port.                                                                                                                                                                                                        |  |
|                                                                                                              |                                                                                             |                | If serial communication is not used, this pin should be tied to $V_{\rm cc}$ through a pull-up resistor.                                                                                                                                                                |  |
| SrlXmt                                                                                                       | 44                                                                                          | output         | This pin transmits serial data to the asynchronous serial port.                                                                                                                                                                                                         |  |
| SrlEnable                                                                                                    | 99                                                                                          | output         | This pin sets the serial port enable line. SrlEnable is always <i>high</i> for the point-to-point protocol and is <i>high</i> during transmission for the multi-drop protocol.                                                                                          |  |
| ~HostIntrpt                                                                                                  | 98                                                                                          | output         | When low, this signal causes an interrupt to be sent to the host processor.                                                                                                                                                                                             |  |
| I/OIntrpt                                                                                                    | 53                                                                                          | input          | This signal interrupts the GP chip when a host I/O transfer is complete. It should be connected to I/O chip pin 77, CPIntrpt.                                                                                                                                           |  |
| Data0 Data1 Data2 Data3 Data4 Data5 Data6 Data7 Data8 Data9 Data10 Data11 Data12 Data12 Data13 Data14 Data15 | 9<br>10<br>11<br>12<br>15<br>16<br>17<br>18<br>19<br>22<br>23<br>24<br>25<br>26<br>27<br>28 | Bi-directional | Multi-purpose data lines. These pins comprise the CP chip's external data bus, used for all communications with the I/O chip and peripheral devices such as external memory or DACs. They may also be used for parallel-word input and for user-defined I/O operations. |  |

et4U.com

DataShe

www.DataSheet4U.com DataSheet4U.com -

## CP chip

| Pin Name and number                                                                                   |                                                                                                              | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Addr0 Addr1 Addr2 Addr3 Addr4 Addr5 Addr6 Addr7 Addr8 Addr9 Addr10 Addr11 Addr12 Addr13 Addr14 Addr15 | 110<br>111<br>112<br>114<br>115<br>116<br>117<br>118<br>119<br>122<br>123<br>124<br>125<br>126<br>127<br>128 | output    | Multi-purpose Address lines. These pins comprise the CP chip's external address bus, used to select devices for communication over the data bus. Addr0, Addr1, and Addr15 are connected to the corresponding CPAddr pins on the I/O chip, and are used to communicate between the CP and I/O chips.  Other address pins may be used for DAC output, parallel word input, or user-defined I/O operations. See the <i>Navigator Motion Processor User's Guide</i> for a complete memory map. |
| I/OCIk                                                                                                | 58                                                                                                           | input     | This is the CP chip clock signal. It should be connected to I/O chip pin 24, CPClk.                                                                                                                                                                                                                                                                                                                                                                                                        |
| AnalogVcc                                                                                             | 84                                                                                                           | input     | CP chip analog power supply voltage. This pin must be connected to the analog input supply voltage, which must be in the range 4.5-5.5 V  If the analog input circuitry is not used, this pin may be left unconnected.                                                                                                                                                                                                                                                                     |
| AnalogRefHigh                                                                                         | 85                                                                                                           | input     | CP chip analog high voltage reference for A/D input. The allowed range is AnalogRefLow to AnalogVcc.  If the analog input circuitry is not used, this pin may be left unconnected.                                                                                                                                                                                                                                                                                                         |
| AnalogRefLow                                                                                          | 86                                                                                                           | input     | CP chip analog low voltage reference for A/D input. The allowed range is AnalogGND to AnalogRefHigh.  If the analog input circuitry is not used, this pin may be left unconnected.                                                                                                                                                                                                                                                                                                         |
| AnalogGND                                                                                             | 87                                                                                                           |           | CP chip analog input ground. This pin must be connected to the analog input power supply return.  If the analog input circuitry is not used, this pin may be left unconnected.                                                                                                                                                                                                                                                                                                             |
| Analog1<br>Analog2<br>Analog3<br>Analog4<br>Analog5<br>Analog6<br>Analog7<br>Analog8                  | 74<br>89<br>75<br>88<br>76<br>83<br>77<br>82                                                                 | input     | These signals provide general-purpose analog voltage levels, which are sampled by an internal A/D converter. The A/D resolution is 10 bits.  The allowed range is AnalogRefLow to AnalogRefHigh.                                                                                                                                                                                                                                                                                           |
| PosLim1<br>PosLim2<br>PosLim4                                                                         | 63<br>65<br>49                                                                                               | input     | These signals provide inputs from the positive-side (forward) travel limit switches. On power-up or Reset these signals default to active <i>low</i> interpretation, but the interpretation can be set explicitly using the SetSignalSense instruction. For MC2140, all 4 pins are valid. For MC2120, only PosLim1 and PosLim2 are valid. For MC2110, only PosLim1 is valid.                                                                                                               |
|                                                                                                       |                                                                                                              |           | WARNING! If a valid axis pin is not used, its signal should be tied high. PosLim2 is an output during device reset and as such any connection to GND or $V_{cc}$ must be via a series resistor.                                                                                                                                                                                                                                                                                            |
|                                                                                                       |                                                                                                              |           | Invalid axis pins may also be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                            |

et4U.com

www.DataSheet4U.com DataSheet4U.com -

## CP chip

| Pin Name and number                          |                                                                                             | Direction    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------|---------------------------------------------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PosLim3/<br>Synch                            | 54                                                                                          | input/output | On the MC2140 chipset, this pin is the positive-side (forward) travel limit switch for axis#3. On the MC2120 and MC2110 chipsets this pin is not used. On the MC21x3 chipset, this pin is the synchronization signal. In the disabled mode, the pin is configured as an input and is not used. In the master mode, the pin outputs a synchronization pulse that can be used by slave nodes or other devices to synchronize with the internal chip cycle of the master node. In the slave mode, the pin is configured as an input and a pulse on the pin synchronizes the internal chip cycle. |
|                                              |                                                                                             |              | WARNING! If a valid axis limit pin is not used, its signal should be tied high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| NC/PosLim3                                   | 45                                                                                          | input        | On the MC21x0 chipset, this pin is a no-connect. On the MC2143 chipset, this pin is the positive-side (forward) travel limit switch for axis#3. On the MC2123 and MC2113 chipsets this pin is not used.                                                                                                                                                                                                                                                                                                                                                                                       |
|                                              |                                                                                             |              | WARNING! If a valid axis limit pin is not used, its signal should be tied high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| NegLim1<br>NegLim2<br>NegLim3<br>NegLim4     | 64<br>66<br>55<br>51                                                                        | input        | These signals provide inputs from the negative-side (reverse) travel limit switches. On power-up or Reset these signals default to active <i>low</i> interpretation, but the interpretation can be set explicitly using the SetSignalSense instruction. For MC2140, all 4 pins are valid. For MC2120, only NegLim1 and NegLim2 are valid. For MC2110, only NegLim1 is valid.                                                                                                                                                                                                                  |
|                                              |                                                                                             |              | WARNINGLIf a valid axis pin is not used, its signal should be tied high. NegLim1 is an output during device reset and as such any connection to GND or V <sub>cc</sub> must be via a series resistor.                                                                                                                                                                                                                                                                                                                                                                                         |
|                                              |                                                                                             |              | Invalid axis pins may also be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| AxisOut1<br>AxisOut2<br>AxisOut3<br>AxisOut4 | 94<br>95<br>96<br>97                                                                        | output       | Each of these pins can be conditioned to track the state of any bit in the Status registers associated with its axis.  For MC2140, all 4 pins are valid. For MC2120, only AxisOut1 and AxisOut2 are valid. For MC2110, only AxisOut1 is valid.  Invalid or unused pins may be left unconnected.                                                                                                                                                                                                                                                                                               |
| AxisIn1<br>AxisIn2<br>AxisIn3<br>AxisIn4     | 72<br>100<br>106<br>67                                                                      | input        | These are general-purpose programmable inputs. They may be used as a breakpoint input, to stop a motion axis, or to cause an UPDATE to occur. For MC2140, all 4 pins are valid. For MC2120, only AxisIn1 and AxisIn2 are valid. For MC2110, only AxisIn1 is valid. Invalid or unused pins may be left unconnected.                                                                                                                                                                                                                                                                            |
| V <sub>cc</sub>                              | 2, 7, 13, 21, 35, 36, 40,<br>47, 50, 52, 60, 62, 93,<br>103, 121                            |              | CP digital supply voltage. All of these pins must be connected to the supply voltage. $V_{cc}$ must be in the range 4.75 - 5.25 V                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                              |                                                                                             |              | WARNING! Pin 35 must be tied HIGH with a pull-up resistor. A nominal value of 22K Ohms is suggested.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GND                                          | 3, 8, 14, 20, 29, 37, 46, 56, 59, 61, 71, 92, 104, 113, 120                                 |              | CP ground. All of these pins must be connected to the power supply return.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| unassigned<br>(MC2140)                       | 5, 30-34, 38, 39, 42,<br>48, 57, 68-70, 73, 78-<br>81, 90, 91, 101, 102,<br>105, 107-9, 131 |              | These signals may be left unconnected (floating).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

et4U.com

www.DataSheet4U.com

DataShe

# **6 Application Notes**

## 6.1 Design Tips

The following are recommendations for the design of circuits that utilize a PMD Motion Processor.

#### Serial Interface

The serial interface is a convenient interface that can be used before host software has been written to communicate through the parallel interface. It is recommended that even if the serial interface is not utilized as a standard communication interface, that the serial receive and transmit signals are brought to test points so that they may be connected during initial board configuration/debugging. This is especially important during the prototype phase. The serial receive line should include a pull-up resistor to avoid spurious interrupts when it is not connected to a transceiver.

If the serial configuration decode logic is not implemented (see section 6.3) and the serial interface may be used for debugging as mentioned above, the CP data bus should be tied high. This places the serial interface in a default configuration of 9600,n,8,1 after power on or reset.

### Controlling PWM output during reset

When the motion processor is in a reset state (when the reset line is held low) or immediately after a power on, the PWM outputs can be in an unknown state, causing undesirable motor movement. It is recommended that the enable line of any motor amplifier be held in a disabled state by the host processor or some logic circuitry until communication to the motion processor is established. This can be in the form of a delay circuit on the amplifier enable line after power up, or the enable line can be ANDed with the CP reset line.

### Reducing noise and power consumption

To reduce the emission of electrical noise and reduce power consumption (caused by floating inputs), all unused input signals can be tied through a resistor to Vcc or directly to GND. The following CP pins can be tied if not used: 45, 48, 68-70, 73, 90, 91, 101, 102, 105, 107-109, 78-81.

#### Parallel word encoder input

When using parallel word input for motor position, it is useful to also decode this information into the User I/O space. This allows the current input value to be read using the chip instruction ReadIO for diagnostic purposes.

#### Using a non standard system clock frequency

It is often desirable to share a common clock among several components in a design. In the case of the PMD Motion Processors it is possible to use a clock below the standard value of 40MHz. In this case all system frequencies will be reduced as a fraction of the input clock verses the standard 40MHz clock. The list below shows the affected system parameters:-

Serial baud rate

DataSh

www.DataSheet4U.com

- PWM carrier frequency
- Timing characteristics as shown in section 3.2
- Cycle time

For example, if an input clock of 34MHz is used with a serial baud rate of 9600 the following timing changes will result:-

- Serial baud rate decreases to 9600 bps \*34/40 = 8160 bps
- PWM frequency decreases to 20 KHz \*34/40 = 17 KHz
- Cycle time per axis increases to  $102.4 \,\mu\text{sec} *40/34 = 120.48 \,\mu\text{sec}$

et4U.com DataSh

DataSheet4U.com

DataSheet4U.com <u>www</u>.DataSheet4U.com

### 6.2 ISA Bus Interface

A complete, ready-to-use ISA (PC/AT) bus interface circuit has been provided to illustrate Navigator host interfacing, as well as to make it easier for the customer to build a Navigator development system.

The interface between the PMD Navigator chipset and the ISA (PC-AT) bus is shown on the following page.

#### Comments on Schematic

This interface uses a CPLD and two 74LS245s to buffer the data lines. This interface assumes a base address is assigned in the address space of A9-A0, 300-400 hex. These addresses are generally available for prototyping and other system-specific uses without interfering with system assignments. This interface occupies 16 addresses from XX0 to XXF hex though it does not use all the addresses. Four select lines are provided allowing the base address to be set from 300 to 3F0 hex for the select lines SW1-SW4 equal to 0- F respectively. The address assignments used are as follows, where BADR is the base address, 340 hex for example:

| Address | use                             |
|---------|---------------------------------|
| 340h    | read-write data                 |
| 342h    | write command -read status      |
| 344h    | write command -read status      |
| 348h    | write reset [Data = don't care] |

The base address (BADR) is decoded in the 74LS688. It is combined with SA1, SA2, and SA3, (BADR+0,2,4) to form HSELN to select the I/O chip and the 245's. (BADR+2,4) asserts HCMD.

Two addresses are used to be compatible with the first generation products, which used BADR+2 to write command and BADR+4 to read status.

B+8 and IOW\* generate a reset pulse, -RS, for the CP chip. The reset instruction is OR'd with RESET on the bus to initialize the PMD chipset when the PC is reset.

et4U.com

DataSh

DataSheet4U.com -

82888889 NT OTN www.DataSheet4U.com

DataShe

DataSheet4U.com

et4U.com

## 6.3 RS-232 Serial Interface

The interface between the Navigator chipset and an RS-232 serial port is shown in the following figure.

### **Comments on Schematic**

S1 and S2 encode the characteristics of the serial port such as baud rate, number of stop bits, parity, etc. The CP will read these switches during initialization, but these parameters may also be set or changed using the **SetSerialPort** chipset command. The DB9 connector wired as shown can be connected directly to the serial port of a PC without requiring a null modem cable.

et4U.com DataSl

DataSheet4U.com

55,158 RS232 SERIAL INTERFACE (GEN2DG1) PERFORMANCE MOTION DEVICES 55 OLD BEDFORD RD LINCOLN, MA 01773 50.10F 85≓8 T10UT T20UT R2IN 272443244 27327443244 27327443344 25±58 25<u>±</u>5 S S www.DataSheet4U.com

DataShe

MC2100 Technical Specifications

DataSheet4U.com -

et4U.com

## 6.4 RS 422/485 Serial Interface

The interface between the Navigator chipset and an RS-422/485 serial port is shown in the following figure.

#### Comments on Schematic

Use the included table to determine the jumper setup that matches the chosen configuration. If using RS485, the last CP must have its jumpers set to RS485 LAST. The DB9 connector wiring is for example only. The DB9 should be wired according to the specification that accompanies the connector to which it is attached.

For correct operation, logic should be provided that contains the start up serial configuration for the chipset. Refer to the RS232 Serial Interface schematic for an example of the required logic.

Note that the RS485 interface cannot be used in point to point mode. It can only be used in a multi-drop configuration where the chip SrlEnable line is used to control transmit/receive operation of the serial transceiver.

Chips in a multi-drop environment should not be operated at different baud rates. This will result in communication problems.

DataSheet4U.com

et4U.com

PERFORMANCE MOTION DEVICES 55 OLD BEDFORD RD LINCOLN, MA 01773 TO HOST 222 87.4 7. RS485 IS HALF-DUPLEX ON 1 PAIR AND MAY BE DAISY CHAINED THE CP USES RS485. A SINGLE CP MAY COMMUNICATE WITH AN www.DataSheet4U.com

DataShe

DataSheet4U.com -

et4U.com

#### 6.5 **PWM Motor Interface**

The following schematic shows a typical interface circuit between the MC2140 and an amplifier in PWM output mode.

### **Comments on Schematic**

The LMD18200 H-bridge driver is used. To simplify the schematic, a diode bridge has been shown for 1 axis only. The diode bridge for the other 3 axes is identical.

et4U.com

DataSheet4U.com

www.DataSheet4U.com DataSheet4U.com -

Single Phase SIGN MAGNITUDE PWM (GEN2DJ1) PERFORMANCE MOTION DEVICES 55 OLD BEDFORD RD LINCOLN, MA 01773 DIODE BRIDGE AND BOOTSTRAP CAPS TYPICAL BACH CHANNEL 9831 2 0UT7 10 9822 11 BS1 2 OUT2 10 BS2 11 MGND 7 www.DataSheet4U.com

DataShe

DataSheet4U.com -

et4U.com

#### 6.6 12-bit Parallel DAC Interface

The interface between the MC2140 chipset and a quad 12 bit DAC is shown in the following figure.

### **Comments on Schematic**

The 12 data bits are written to the DAC addressed by address bits A1 and A2, when A0 is 0. In this fashion CP addresses 4000,4002,4004,and 4006 are used for axis 1-4. The odd addresses are reserved for chipsets with 2 drives per axis.

et4U.com

DataSheet4U.com

www.DataSheet4U.com DataSheet4U.com -

Single Phase DAC OUT (GEN2DD1) PERFORMANCE MOTION DEVICES 55 OLD BEDFORD RD LINCOLN, MA 01773 PREFERRED LOGIC 4 DACS @ CP ADR 0X4000+ 0,2,4,6. VREFL SSA IS EASILY IMPLEMENTED WITHIN A CPLD. THE LOGIC WITHIN THE DOTTED LINES www.DataSheet4U.com

DataShe

DataSheet4U.com

et4U.com

## 6.7 16-bit Serial DAC Interface

The following schematic shows an interface circuit between the MC2140 and a dual 16-bit serial DAC.

#### Comments on Schematic

The 16 data bits from the CP chip are latched in the two 74H165 shift registers when the CP writes to address 400x hex, and the address bits A1 and A2 are latched in the 2 DLAT latches and decoded by the 138 CPU cycle. The fed-back and-or gate latches, the decoded WRF, and the next clock will clear the 1st sequencer flop DFF3. This will disable the WRF latch and the second clock will clear the second DFF3 flop, forcing DACWRN low, and setting the first flop since WRF will have gone high. DACWRN low will clear the 74109, SHFTCNTN. The 4 bit counter, 74161, is also parallel loaded to 0, and the counter is enabled by ENP going high. The counter will not start counting nor the shift register start shifting until the clock after the DACWRN flop sets since the load overrides the count enable. When the DACWR flop is set the shift register will start shifting and the counter will count the shifts. After 15 shifts CNT15 from the counter will go high and the next clock will set the DACLAT flop and set the SHFTCNTN flop. This will stop the shift after 16 shifts and assert L1 through L4 depending on the address stored in the latch. The 16th clock also was counted causing the counter to roll over to 0 and CNT15 to go low. The next clock will therefore clear the DACLAT flop causing the DAC latch signal L1 through L4 to terminate and the 16 bits of data to be latched in the addressed DAC. The control logic is now back in its original state waiting for the next write to the DACs by the CP. SERCK is a 10MHz clock, the 20MHz CP clock divided by 2, since the AD1866 DACs will not run at 20MHz.

DataSheet4U.com

t4U com

DataShe

)ataSheet4LLcom

SHLD 74165 U4A www.DataSheet4U.com

DataShe

DataSheet4U.com -

et4U.com

#### 6.8 12-bit A/D Interface

The following schematic shows a typical interface circuit between the Navigator chipset and a quad 12 bit 2's complement A/D converter used as a position input device.

#### **Comments on Schematic**

The A/D converter samples all 4 axes and sequentially converts and stores the 2's complement digital words. The data is read out sequentially, axis 1 to 4. DACRD- is used to perform the read and is also used to load the counter to FFh. The counter will be reloaded for each read and will not count significantly between reads. The counter will therefore start counting down after the last read and will generate the cvt- pulse after 12.75 µsec. The conversions will take approximately 35 µsec, and the data will be available for the next set of reads after 50 µsec. The 12 bit words from the A/D are extended to 16 bits with the 74LS244.

et4U.com

DataSheet4U.com

www.DataSheet4U.com DataSheet4U.com -

PERFORMANCE MOTION DEVICES 55 OLD BEFORD RD LINCOLN, MA 01773 12 BIT A/D IN (GEN2DC1) DB7 DB8 DB3 DB1 DB1 INT www.DataSheet4U.com

DataShe

DataSheet4U.com

et4U.com

## 6.9 16-bit A/D Input

The interface between the Navigator chipset and 16 bit A/D converters as parallel input position devices is shown in the following figure.

#### **Comments on Schematic**

The schematic shows a 16 bit A/D used to provide parallel position input to axis 1 and axis 2. The expansion to the remaining two axes is easily implemented. The 374 registers are required on the output of the A/D converters to make the 68-nanosecond access time of the CP. The worst-case timing of the A/D's specify 83 nanoseconds for data on the bus and 83 nanoseconds from data to tri-state on the bus. Each time the data is read the 169 counter is set to 703 decimal. This provides a 35.2-microsecond delay before the next conversion. With a 10-microsecond conversion time the data will be available for the next set of reads after 50 microseconds. The delay is used to provide a position sample close to the actual position.

et4U.com DataSh

DataSheet4U.com

DataSheet4U.com \_\_\_\_\_www.DataSheet4U.com

92984886 82888889 92282886 38888866 16 BIT A/D INPUT (GEN2DL1) PERFORMANCE MOTION DEVICES 55 OLD BEDFORD RD LINCOLN, MA 01773 NOTE:AXIS 1 AND 2 ARE SHOWN EXPLICITLY AXIS 3 AND 4 WAY BE IMPLEMENTED IN AN IDENTICAL PASHION. CAP REF CAP CS R/C BYTE 45<sup>+</sup> 22UF 22UF GND GND DACED- WILL LOAD THE CA 38.4 USEC. AFTER THE LA THE COUNTER WILL REACH NEXT COUVERSION. ALL 4 BE CONVERTED IN 10 USE THE NEXT SET OF READS A ₹ } 8 22 } S AIN1 | 130 | 000 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 | 130 88888 46644 www.DataSheet4U.com

DataShe

DataSheet4U.com

et4U.com

#### 6.10 RAM Interface

The following schematic shows an interface circuit between the Navigator chipset and external ram.

### **Comments on Schematic**

The CP is capable of directly addressing 32K words of 16-bit memory. It will also use a 16 bit paging register to address up to 32K word pages. The schematic shows the paging and addressing for 128KB RAM chips, i.e. 4 pages per RAM chip. The page address decoding is shown for only 6 of the 16 possible paging bits. The decoding time from W/R and DS- to the memory output must not exceed 18 ns. for a read with no wait states. The writes provide 25 extra ns access time for W/R and DS- to reverse the CP data bus.

et4U.com

DataSheet4U.com

www.DataSheet4U.com DataSheet4U.com -

9222222 RAM INTERFACE (GEN2DF1) 95555555 92222222 

DataSheet4U.com -

et4U.com

www.DataSheet4U.com

DataShe

## 6.11 User-defined I/O

The interface between the Navigator chipset and 16 bits of user output and 16 bits of user input is shown in the following figure.

#### Comments on Schematic

The schematic implements 1 word of user output registered in the 74LS377's and 1 word of user inputs read via the 244's. The schematic decodes the low 3 bits of the address to 8 possible UIO addresses UIO0 through UIO7. Registers and buffers are shown for only UIO0, but the implementation shown may be easily extended. The lower 8 address bits may be decoded to provide up to 256 user output words and 256 user input words of 16 bits.

et4U.com DataSh

DataSheet4U.com

DataSheet4U.com <u>www</u>.DataSheet4U.com

PERFORMANCE MOTION DEVICES 55 OLD BEDFORD RD LINCOLN, MA 01773 USER I/O (GEN2DK1) A CPLD. THE LOWER 8 ADDRESS BITS, A0-A8, NAY BE DECODED TO PROVIDE 256 16 BIT USER INPUTS 2443243 948 282 85 9 & A 8488888 86888886 8288888 HOSTINITRPT OR ANSOUT BE ANALOGE TO ANAL S A

et4U.com

DataSheet4U.com

\_\_\_\_\_\_www.DataSheet4U.com