

# ADC12V170

# 12-Bit, 170 MSPS, 1.1 GHz Bandwidth A/D Converter with LVDS Outputs

# **General Description**

The ADC12V170 is a high-performance CMOS analog-todigital converter with LVDS outputs. It is capable of converting analog input signals into 12-Bit digital words at rates up to 170 Mega Samples Per Second (MSPS). Data leaves the chip in a DDR (Dual Data Rate) format; this allows both edges of the output clock to be utilized while achieving a smaller package size. This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1.1 GHz. The ADC12V170 operates from dual +3.3V and +1.8V power supplies and consumes 781 mW of power at 170 MSPS.

The separate +1.8V supply for the digital output interface allows lower power operation with reduced noise. A powerdown feature reduces the power consumption to 15 mW while still allowing fast wake-up time to full operation. In addition there is a sleep feature which consumes 50 mW of power and has a faster wake-up time.

The differential inputs provide a full scale differential input swing equal to 2 times the reference voltage. A stable 1.0V internal voltage reference is provided, or the ADC12V170 can be operated with an external reference.

Clock mode (differential versus single-ended) and output data format (offset binary versus 2's complement) are pin-selectable. A duty cycle stabilizer maintains performance over a wide range of input clock duty cycles.

The ADC12V170 is pin-compatible with the ADC14V155. It is available in a 48-lead LLP package and operates over the industrial temperature range of  $-40^{\circ}$ C to  $+85^{\circ}$ C.

## **Features**

- 1.1 GHz Full Power Bandwidth
- Internal sample-and-hold circuit
- Internal precision 1.0V reference
- Single-ended or Differential clock modes
- Clock Duty Cycle Stabilizer
- Dual +3.3V and +1.8V supply operation
- Power-down and Sleep modes
- Offset binary or 2's complement output data format
- LVDS outputs
- Pin-compatible: ADC14V155
- 48-pin LLP package, (7x7x0.8mm, 0.5mm pin-pitch)

# **Key Specifications**

| Resolution                      | 12 Bits         |
|---------------------------------|-----------------|
| Conversion Rate                 | 170 MSPS        |
| SNR (f <sub>IN</sub> = 70 MHz)  | 67.2 dBFS (typ) |
| SFDR (f <sub>IN</sub> = 70 MHz) | 85.8 dBFS (typ) |
| ENOB (f <sub>IN</sub> = 70 MHz) | 10.9 bits (typ) |
| Full Power Bandwidth            | 1.1 GHz (typ)   |
| Power Consumption               | 781 mW (typ)    |

# **Applications**

- High IF Sampling Receivers
- Wireless Base Station Receivers
- Power Amplifier Linearization
- Multi-carrier, Multi-mode Receivers
- Test and Measurement Equipment
- Communications Instrumentation
- Radar Systems



# Block Diagram

ADC12V170 12-Bit, 170 MSPS, 1.1 GHz Bandwidth A/D Converter with LVDS Outputs



# **Ordering Information**

| Industrial (–40°C ≤ T <sub>A</sub> ≤ +85°C) | Package                                     |
|---------------------------------------------|---------------------------------------------|
| ADC12V170CISQ                               | 48 Pin LLP                                  |
| ADC12V170LFEB                               | Evaluation Board (f <sub>IN</sub> <150 MHz) |
| ADC12V170HFEB                               | Evaluation Board (f <sub>IN</sub> >150 MHz) |

| ā       |
|---------|
| Q       |
| _       |
| N       |
| _       |
|         |
| <b></b> |
| 7       |
| 0       |

#### **Pin Descriptions and Equivalent Circuits** Equivalent Circuit Pin No. Symbol Description ANALOG I/O 3 V<sub>IN</sub>-Differential analog input pins. The differential full-scale input signal level is two times the reference voltage with each input pin signal centered on a common mode voltage, V<sub>CM</sub>. $V_{IN}$ + 4 AGNE $V_{RP}$ 43 These pins should each be bypassed to AGND with a low ESL 45 V<sub>RM</sub> (equivalent series inductance) 0.1 µF capacitor placed very close to the pin to minimize stray inductance. A 0.1 µF capacitor should be placed between $V_{BP}$ and $V_{BN}$ as close to the pins as possible, and a 10 µF capacitor should be placed in parallel. The 0.1 µFcapacitor should be as small as possible (preferably 0201). $V_{\rm RN}$ 44 $V_{BP}$ and $V_{BN}$ should not be loaded. $V_{BM}$ may be loaded to 1mA for use as a temperature stable 1.5V reference. It is recommended to use $V_{\text{RM}}$ to provide the common mode voltage, $V_{CM}$ , for the differential analog inputs, $V_{IN}$ + and $V_{IN}$ -. This pin can be used as either the +1.0V internal reference voltage output (internal reference operation) or as the external reference voltage input (external reference operation). To use the internal reference, V<sub>REF</sub> should be decoupled to AGND with a 0.1 µF, low equivalent series inductance (ESL) capacitor. In Ьс this mode, V<sub>BEE</sub> defaults as the output for the internal 1.0V 46 VREF reference. To use an external reference, overdrive this pin with a low noise external reference voltage. The input impedance looking into this pin is $9k\Omega$ . Therefore, to overdrive this pin, the output impedance of the external reference source should be $<< 9k\Omega$ . AGND This pin should not be used to source or sink current. The full scale differential input voltage range is 2 \* V<sub>BEE</sub>. This is a four-state pin controlling the input clock mode and output data format. $CLK\_SEL/DF = V_A$ , CLK+ and CLK- are configured as a differential clock input. The output data format is 2's complement. CLK\_SEL/DF = (2/3)\*V<sub>A</sub>, CLK+ and CLK- are configured as a differential clock input. The output data format is offset binary. CLK\_SEL/DF 8 $CLK\_SEL/DF = (1/3)*V_A$ , CLK+ is configured as a single-ended clock input and CLK- should be tied to AGND. The output data format is 2's complement. CLK\_SEL/DF = AGND, CLK+ is configured as a single-ended clock input and CLK- should be tied to AGND. The output data format is offset binary. This is a three-state input controlling Power Down and Sleep modes. PD/Sleep = $V_A$ , Power Down is enabled. In the Power Down state only the reference voltage circuitry remains active and power 7 PD/Sleep dissipation is reduced. PD/Sleep = $V_{a}/2$ , Sleep mode is enabled. Sleep mode is similar to Power Down mode - it consumes more power but has a faster recovery time. PD/Sleep = AGND, Normal operation.

| Symbol<br>CLK+  |                                                                                                                                                                                                                        | The clock input pins can be configured to accept either a single-<br>ended or a differential clock input signal.                                                                                                                                                                                                                                                                                                 |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 |                                                                                                                                                                                                                        | ended or a differential clock input signal.                                                                                                                                                                                                                                                                                                                                                                      |
| CLK-            |                                                                                                                                                                                                                        | When the single-ended clock mode is selected through CLK_SEL<br>DF (pin 8), connect the clock input signal to the CLK+ pin and<br>connect the CLK- pin to AGND.<br>When the differential clock mode is selected through CLK_SEL/DF<br>(pin 8), connect the positive and negative clock inputs to the<br>CLK+ and CLK- pins, respectively.<br>The analog input is sampled on the falling edge of the clock input  |
|                 | AGND                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 |                                                                                                                                                                                                                        | LVDS digital data output pins that make up the 12-Bit conversion                                                                                                                                                                                                                                                                                                                                                 |
|                 |                                                                                                                                                                                                                        | result. The data is provided in a 2:1 multiplexed manner                                                                                                                                                                                                                                                                                                                                                         |
| D3-/D2-         |                                                                                                                                                                                                                        | synchronous to DRDY+/                                                                                                                                                                                                                                                                                                                                                                                            |
| D3+/D2+         |                                                                                                                                                                                                                        | The even bits should be captured with the rising edge of DRDY and                                                                                                                                                                                                                                                                                                                                                |
| D5-/D4-         |                                                                                                                                                                                                                        | the odd bits should be captured with the falling edge of DRDY.                                                                                                                                                                                                                                                                                                                                                   |
| D5+/D4+         | V <sub>DR</sub>                                                                                                                                                                                                        | D0 is the LSB.                                                                                                                                                                                                                                                                                                                                                                                                   |
| D7-/D6-         |                                                                                                                                                                                                                        | D11 is the MSB.                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | $  \oplus  $                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | │·─┤ <b>⋶</b> ॉ <b>╀ ╀</b> ╶ <u>┤</u> ┝─→                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | │                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | │                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                  |
| D11+/D10+       | │⁺┥ <mark>╴</mark> ╡╴╡╧ <u>┤</u> ┝╴                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                  |
| OVB-            |                                                                                                                                                                                                                        | Over-Range Indicator. This LVDS output is set HIGH when the                                                                                                                                                                                                                                                                                                                                                      |
| -               | $  \oplus  $                                                                                                                                                                                                           | input amplitude goes outside the expected 12-Bit conversion range                                                                                                                                                                                                                                                                                                                                                |
| 004             |                                                                                                                                                                                                                        | (0 to 4095).                                                                                                                                                                                                                                                                                                                                                                                                     |
| DRDY+<br>DRDY-  | DRĞND                                                                                                                                                                                                                  | Data Ready Strobe. This LVDS output is used to clock the output<br>data. It has the same frequency as the sampling clock. One half of<br>the data word is output with each edge of this signal - thus<br>transferring a complete 12-bit word in each cycle of this clock. The<br>even bits should be captured with the rising edge of DRDY and the<br>odd bits should be captured with the falling edge of DRDY. |
| DL-/DL+         |                                                                                                                                                                                                                        | LVDS low logic level.                                                                                                                                                                                                                                                                                                                                                                                            |
| R               |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>A</sub>  |                                                                                                                                                                                                                        | Positive analog supply pins. These pins should be connected to a quiet +3.3V source and be bypassed to AGND with 0.01 $\mu$ F and 0.1 $\mu$ F capacitors located close to the power pins.                                                                                                                                                                                                                        |
|                 |                                                                                                                                                                                                                        | The ground return for the analog supply.                                                                                                                                                                                                                                                                                                                                                                         |
| AGND            |                                                                                                                                                                                                                        | Note: Exposed pad on bottom of package must be soldered to                                                                                                                                                                                                                                                                                                                                                       |
| -               |                                                                                                                                                                                                                        | ground plane to ensure rated performance.                                                                                                                                                                                                                                                                                                                                                                        |
| 3               |                                                                                                                                                                                                                        | 9.04.14 plane to onotio fator ponormanion                                                                                                                                                                                                                                                                                                                                                                        |
|                 |                                                                                                                                                                                                                        | Positive digital supply pin. This pin should be connected to a quie                                                                                                                                                                                                                                                                                                                                              |
| V               |                                                                                                                                                                                                                        | +3.3V source and be bypassed to DGND with a 0.01 $\mu$ F and 0.1                                                                                                                                                                                                                                                                                                                                                 |
| ۷D              |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 |                                                                                                                                                                                                                        | μF capacitor located close to the power pin.                                                                                                                                                                                                                                                                                                                                                                     |
| DGND            |                                                                                                                                                                                                                        | The ground return for the digital supply.                                                                                                                                                                                                                                                                                                                                                                        |
| V <sub>DR</sub> |                                                                                                                                                                                                                        | Positive driver supply pin for the output drivers. This pin should be connected to a quiet voltage source of +1.8V and be bypassed to DRGND with 0.01 $\mu$ F and 0.1 $\mu$ F capacitors located close to the power pins.                                                                                                                                                                                        |
|                 |                                                                                                                                                                                                                        | The ground return for the digital output driver supply. These pins                                                                                                                                                                                                                                                                                                                                               |
| DRGND           |                                                                                                                                                                                                                        | should be connected to the system digital ground, but not be                                                                                                                                                                                                                                                                                                                                                     |
| טחטחט           |                                                                                                                                                                                                                        | connected in close proximity to the ADC's DGND or AGND pins.                                                                                                                                                                                                                                                                                                                                                     |
|                 |                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                 | D5-/D4-<br>D5+/D4+<br>D7-/D6-<br>D7+/D6+<br>D9-/D8-<br>D9+/D8+<br>D11-/D10-<br>D11+/D10+<br>OVR-<br>OVR+<br>DRDY+<br>DRDY-<br>DL-/DL+<br>R<br>V <sub>A</sub><br>AGND<br>R<br>V <sub>D</sub><br>DGND<br>V <sub>DR</sub> | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                            |

# Absolute Maximum Ratings

## (Notes 1, 2)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage ( $V_A$ , $V_D$ )                            | -0.3V to 4.2V                    |  |  |  |  |
|-------------------------------------------------------------|----------------------------------|--|--|--|--|
| Supply Voltage (V <sub>DR</sub> )                           | -0.3V to 2.35V                   |  |  |  |  |
| IV <sub>A</sub> –V <sub>D</sub> I                           | ≤ 100 mV                         |  |  |  |  |
| Voltage on Any Input Pin<br>(Not to exceed 4.2V)            | –0.3V to (V <sub>A</sub> +0.3V)  |  |  |  |  |
| Voltage on Any Output Pin<br>(Not to exceed 2.35V)          | -0.3V to (V <sub>DR</sub> +0.2V) |  |  |  |  |
| Input Current at Any Pin other<br>than Supply Pins (Note 3) | ±5 mA                            |  |  |  |  |
| Package Input Current (Note 3)                              | ±50 mA                           |  |  |  |  |
| Max Junction Temp (T <sub>J</sub> )                         | +150°C                           |  |  |  |  |
| Thermal Resistance (θ <sub>JA</sub> )                       | 24°C/W                           |  |  |  |  |
| Package Dissipation at $T_A =$                              | 5.2W                             |  |  |  |  |
| 25°C (Note 4)                                               |                                  |  |  |  |  |
| ESD Rating                                                  |                                  |  |  |  |  |
| Human Body Model (Note 5)                                   | 2000 V                           |  |  |  |  |
| Machine Model (Note 5)                                      | 200 V                            |  |  |  |  |
| Charge Device Model                                         | 1000 V                           |  |  |  |  |
| Storage Temperature                                         | -65°C to +150°C                  |  |  |  |  |
| Soldering process must comply wi                            |                                  |  |  |  |  |
| Semiconductor's Reflow Temperature Profile                  |                                  |  |  |  |  |
| specifications. Refer to www.nation (Note 6)                | nai.com/packaging.               |  |  |  |  |

# **Operating Ratings** (Notes 1, 2)

| Operating Temperature                                    | $-40^{\circ}C \le T_A \le +85^{\circ}C$ |
|----------------------------------------------------------|-----------------------------------------|
| Supply Voltage (V <sub>A</sub> , V <sub>D</sub> )        | +3.0V to +3.6V                          |
| Output Driver Supply (V <sub>DR</sub> )                  | +1.6V to +2.0V                          |
| Clock Inputs (CLK+, CLK-)                                | –0.05V to (V <sub>A</sub> + 0.05V)      |
| Clock Duty Cycle                                         | 30/70 %                                 |
| Analog Input Pins (V <sub>IN</sub> +, V <sub>IN</sub> -) | 0V to 2.6V                              |
| Analog Input Common Mode ( $V_{CM}$ )                    | 1.4V to 1.6V                            |
| IAGND-DGNDI                                              | ≤100mV                                  |

# Converter Electrical Characteristics

ADC123/170

Unless otherwise specified, the following specifications apply:  $V_{IN} = -1$ dBFS, AGND = DGND = DRGND = 0V,  $V_A = V_D = +3.3V$ ,  $V_{DR} = +1.8V$ , Internal  $V_{REF} = +1.0V$ ,  $f_{CLK} = 170$  MHz,  $V_{CM} = V_{RM}$ ,  $C_L = 5$  pF/pin, Single-Ended Clock Mode, Offset Binary Format. Typical values are for  $T_A = 25^{\circ}$ C. **Boldface limits apply for T\_{MIN} \leq T\_A \leq T\_{MAX}.** All other limits apply for  $T_A = 25^{\circ}$ C (Notes 7, 8, 9)

| Symbol              | Parameter                                            | Conditions                     |            | Typical<br>(Note 10) | Limits        | Units<br>(Limits)      |
|---------------------|------------------------------------------------------|--------------------------------|------------|----------------------|---------------|------------------------|
| STATIC C            | CONVERTER CHARACTERISTICS                            | -                              |            |                      |               |                        |
|                     | Resolution with No Missing Codes                     |                                |            |                      | 12            | Bits (min)             |
| INL                 | Integral Non Linearity (Note 11)                     | Full Scale Input               |            | ±0.5                 | 1.9<br>-1.9   | LSB (max)<br>LSB (min) |
| DNL                 | Differential Non Linearity                           | Full Scale Input               |            | ±0.3                 | 1.0<br>-1.0   | LSB (max)<br>LSB (min) |
| PGE                 | Positive Gain Error                                  |                                |            | +0.74                | 3.30<br>-2.10 | %FS (max)<br>%FS (min) |
| NGE                 | Negative Gain Error                                  |                                |            | -0.33                | 2.10<br>-2.85 | %FS (max)<br>%FS (min) |
| TC GE               | Gain Error Tempco                                    | -40°C ≤ T <sub>A</sub> ≤ +85°C |            | +8.0                 |               | ppm/°C                 |
| V <sub>OFF</sub>    | Offset Error (V <sub>IN</sub> + = V <sub>IN</sub> -) |                                |            | -0.11                | 0.75<br>-0.95 | %FS (max)<br>%FS (min) |
| TC V <sub>OFF</sub> | Offset Error Tempco                                  | $-40^{\circ}C \le T_A \le +85$ | 5°C        | +0.5                 |               | ppm/°C                 |
|                     | Under Range Output Code                              |                                |            | 0                    | 0             |                        |
|                     | Over Range Output Code                               |                                |            | 4095                 | 4095          |                        |
| REFERE              | NCE AND ANALOG INPUT CHARACTER                       | RISTICS                        |            |                      |               |                        |
| V <sub>CM</sub>     | Common Mode Input Voltage                            |                                |            | 1.5                  |               | V                      |
| V <sub>RM</sub>     | Reference Ladder Midpoint Output<br>Voltage          | Maximum output load = 1 mA     |            | 1.5                  |               | V                      |
| <u> </u>            | V <sub>IN</sub> Input Capacitance (each pin to GND)  | V <sub>IN</sub> = 1.5 Vdc      | (CLK LOW)  | 6                    |               | pF                     |
| C <sub>IN</sub>     | (Note 12)                                            | ± 0.5 V (V <sub>CM</sub> )     | (CLK HIGH) | 9                    |               | pF                     |
| V <sub>REF</sub>    | Reference Voltage (Note 13)                          |                                |            | 1.00                 |               | V                      |
|                     | Reference Input Resistance                           |                                |            | 9                    |               | kΩ                     |

www.national.com

# Dynamic Converter Electrical Characteristics

Unless otherwise specified, the following specifications apply:  $V_{IN} = -1$ dBFS, AGND = DGND = DRGND = 0V,  $V_A = V_D = +3.3V$ ,  $V_{DR} = +1.8V$ , Internal  $V_{REF} = +1.0V$ ,  $f_{CLK} = 170$  MHz,  $V_{CM} = V_{RM}$ ,  $C_L = 5$  pF/pin, Single-Ended Clock Mode, Offset Binary Format. Typical values are for  $T_A = 25^{\circ}$ C. **Boldface limits apply for T\_{MIN} \le T\_A \le T\_{MAX}.** All other limits apply for  $T_A = 25^{\circ}$ C (Notes 7, 8, 9)

| Symbol | Parameter                            | Conditions                  | Typical<br>(Note<br>10) | Limits | Units<br>(Limits) |
|--------|--------------------------------------|-----------------------------|-------------------------|--------|-------------------|
| DYNAMI | L<br>C CONVERTER CHARACTERISTICS, A  | A <sub>IN</sub> = -1dBFS    | 107                     |        |                   |
| FPBW   | Full Power Bandwidth                 | -1 dBFS Input, -3 dB Corner | 1.1                     |        | GHz               |
|        |                                      | f <sub>IN</sub> = 10 MHz    | 67.9                    |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 70 MHz    | 67.2                    | 66.0   | dBFS              |
| SNR    | Signal-to-Noise Ratio                | f <sub>IN</sub> = 150 MHz   | 67.1                    |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 250 MHz   | 66.9                    |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 400 MHz   | 65.4                    |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 10 MHz    | 85.0                    |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 70 MHz    | 85.8                    | 74.0   | dBFS              |
| SFDR   | Spurious Free Dynamic Range          | f <sub>IN</sub> = 150 MHz   | 85.0                    |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 250 MHz   | 83.0                    |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 400 MHz   | 71.6                    |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 10 MHz    | 11.0                    |        | Bits              |
|        |                                      | f <sub>IN</sub> = 70 MHz    | 10.9                    | 10.5   | Bits              |
| ENOB   | Effective Number of Bits             | f <sub>IN</sub> = 150 MHz   | 10.8                    |        | Bits              |
|        |                                      | f <sub>IN</sub> = 250 MHz   | 10.7                    |        | Bits              |
|        |                                      | f <sub>IN</sub> = 400 MHz   | 10.3                    |        | Bits              |
|        |                                      | f <sub>IN</sub> = 10 MHz    | -82.7                   |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 70 MHz    | -82.3                   | -72.0  | dBFS              |
| THD    | Total Harmonic Disortion             | f <sub>IN</sub> = 150 MHz   | -80.7                   |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 250 MHz   | -79.6                   |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 400 MHz   | -68.8                   |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 10 MHz    | -95.0                   |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 70 MHz    | -88.4                   | -77.0  | dBFS              |
| H2     | Second Harmonic Distortion           | f <sub>IN</sub> = 150 MHz   | -87.4                   |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 250 MHz   | -83.0                   |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 400 MHz   | -71.6                   |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 10 MHz    | -85.0                   |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 70 MHz    | -86.8                   | -74.0  | dBFS              |
| НЗ     | Third Harmonic Distortion            | f <sub>IN</sub> = 150 MHz   | -85.0                   |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 250 MHz   | -88.1                   |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 400 MHz   | -73.7                   |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 10 MHz    | 67.7                    |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 70 MHz    | 67.1                    | 65.1   | dBFS              |
| SINAD  | Signal-to-Noise and Distortion Ratio | f <sub>IN</sub> = 150 MHz   | 67.0                    |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 250 MHz   | 66.7                    |        | dBFS              |
|        |                                      | f <sub>IN</sub> = 400 MHz   | 63.8                    |        | dBFS              |

# ADC12V170 sheed 9.com

Unless otherwise specified, the following specifications apply:  $V_{IN} = -1$  dBFS, AGND = DGND = DRGND = 0V,  $V_A = V_D = +3.3V$ ,  $V_{DR} = +1.8V$ , Internal  $V_{REF} = +1.0V$ ,  $f_{CLK} = 170$  MHz,  $V_{CM} = V_{RM}$ ,  $C_L = 5$  pF/pin, Single-Ended Clock Mode, Offset Binary Format. Typical values are for  $T_A = 25^{\circ}$ C. Boldface limits apply for  $T_{MIN} \le T_A \le T_{MAX}$ . All other limits apply for  $T_A = 25^{\circ}$ C (Notes 7, 8, 9)

| Symbol             | Parameter                                  | Conditions                      | Typical (Note 10) | Limits | Units<br>(Limits)       |
|--------------------|--------------------------------------------|---------------------------------|-------------------|--------|-------------------------|
| CLK INP            | UT CHARACTERISTICS                         |                                 | <u> </u>          |        | -3                      |
| V <sub>IN(1)</sub> | Logical "1" Input Voltage                  | V <sub>D</sub> = 3.6V           |                   | 2.0    | V (min)                 |
| V <sub>IN(0)</sub> | Logical "0" Input Voltage                  | V <sub>D</sub> = 3.0V           |                   | 0.8    | V (max)                 |
| I <sub>IN(1)</sub> | Logical "1" Input Current                  | V <sub>IN</sub> = 3.3V          | 10                |        | μA                      |
| I <sub>IN(0)</sub> | Logical "0" Input Current                  | $V_{IN} = 0V$                   | -10               |        | μA                      |
| C <sub>IN</sub>    | Input Capacitance                          |                                 | 5                 |        | pF                      |
| DIGITAL            | OUTPUT CHARACTERISTICS (D0+/- to           | D11+/-, DRDY+/-, OVR+/-, DL+/-) | <u> </u>          |        | •                       |
| V                  | LVDS differential output voltage           | (Note 14)                       | 050               | 250    | mV <sub>P-P</sub> (min) |
| V <sub>OD</sub>    |                                            |                                 | 350 -             | 450    | mV <sub>P-P</sub> (max) |
| V                  | The common-mode voltage of the LVDS output | (Note 14)                       | 1.00              | 1.125  | V (min)                 |
| V <sub>os</sub>    |                                            |                                 | 1.22              | 1.375  | V (max)                 |
| RL                 | Intended Load Resistance                   |                                 | 100               |        | Ω                       |
| POWER              | SUPPLY CHARACTERISTICS                     |                                 | 3 3               |        | -3                      |
| I <sub>A</sub>     | Analog Supply Current                      | Full Operation                  | 221               | 289    | mA (max)                |
| I <sub>D</sub>     | Digital Supply Current                     | Full Operation                  | 15                | 16     | mA (max)                |
| I <sub>DR</sub>    | Digital Output Supply Current              | Full Operation                  | 31.5              |        | mA                      |
|                    | Power Consumption                          | Excludes I <sub>DR</sub>        | 781               |        | mW                      |
|                    | Power Down Power Consumption               |                                 | 15                |        | mW                      |
|                    | Sleep Power Consumption                    |                                 | 50                |        | mW                      |

# Timing and AC Characteristics

Unless otherwise specified, the following specifications apply:  $V_{IN} = -1dBFS$ , AGND = DGND = DRGND = 0V,  $V_A = V_D = +3.3V$ ,  $V_{DR} = +1.8V$ , Internal  $V_{REF} = +1.0V$ ,  $f_{CLK} = 170$  MHz,  $V_{CM} = V_{RM}$ ,  $C_L = 5$  pF/pin, Single-Ended Clock Mode, Offset Binary Format. Typical values are for  $T_A = 25^{\circ}C$ . Timing measurements are taken at 50% of the signal amplitude. **Boldface limits apply for**  $T_{A} = 25^{\circ}C$  (Notes 7, 8, 9)

| Symbol           | Parameter                   | Conditions                                                                                                       | <b>Typical</b><br>(Note 10) | Limits | Units<br>(Limits) |
|------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------|--------|-------------------|
|                  | Maximum Clock Frequency     |                                                                                                                  |                             | 170    | MHz (max)         |
|                  | Minimum Clock Frequency     |                                                                                                                  |                             | 5      | MHz (min)         |
|                  | Clock High Time             |                                                                                                                  | 2.7                         |        | ns                |
|                  | Clock Low Time              |                                                                                                                  | 2.7                         |        | ns                |
|                  | Conversion Latency          |                                                                                                                  |                             | 7.5    | Clock Cycles      |
| t <sub>op</sub>  | Output Delay of CLK to DATA | Relative to falling edge of CLK                                                                                  | 3.8                         |        | ns                |
| t <sub>DV</sub>  | Data Output Valid Time      | Time output data is valid before the output edge of DRDY (Note 14)                                               | 1.3                         | 0.9    | ns (min)          |
| t <sub>DNV</sub> | Data Output Not Valid Time  | Time till output data is not valid after<br>the output edge of DRDY (Note<br>14)                                 | 1.3                         | 0.9    | ns (min)          |
| t <sub>AD</sub>  | Aperture Delay              |                                                                                                                  | 0.5                         |        | ns                |
|                  | Aperture Jitter             |                                                                                                                  | 0.08                        |        | ps rms            |
|                  | Power Down Recovery Time    | 0.1 μF to GND on pins 43, 44; 10 μF<br>and 0.1 μF between pins 43, 44; 0.1<br>μF and 10 μF to GND on pins 45, 46 | 3.0                         |        | ms                |
|                  | Sleep Recovery Time         | 0.1 μF to GND on pins 43, 44; 10 μF<br>and 0.1 μF between pins 43, 44; 0.1<br>μF and 10 μF to GND on pins 45, 46 | 100                         |        | μs                |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is guaranteed to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions. Operation of the device beyond the maximum Operating Ratings is not recommended.

Note 2: All voltages are measured with respect to GND = AGND = DGND = DRGND = 0V, unless otherwise specified.

Note 3: When the input voltage at any pin exceeds the power supplies (that is,  $V_{IN} < AGND$ , or  $V_{IN} > V_A$ ), the current at that pin should be limited to ±5 mA. The ±50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of ±5 mA to 10.

**Note 4:** The maximum allowable power dissipation is dictated by  $T_{J,max}$ , the junction-to-ambient thermal resistance, ( $\theta_{JA}$ ), and the ambient temperature, ( $T_A$ ), and can be calculated using the formula  $P_{D,max} = (T_{J,max} - T_A)/\theta_{JA}$ . The values for maximum power dissipation listed above will be reached only when the device is operated in a severe fault condition (e.g. when input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Such conditions should always be avoided.

Note 5: Human Body Model is 100 pF discharged through a 1.5 kΩ resistor. Machine Model is 220 pF discharged through 0 Ω

Note 6: Reflow temperature profiles are different for lead-free and non-lead-free packages.

Note 7: The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited per (Note 3). However, errors in the A/D conversion can occur if the input goes above 2.6V or below GND as described in the Operating Ratings section.



Note 8: To guarantee accuracy, it is required that  $|V_A - V_D| \le 100 \text{ mV}$  and separate bypass capacitors are used at each power supply pin.

Note 9: With the test condition for  $V_{REF} = +1.0V$  (2V<sub>P-P</sub> differential input), the 12-Bit LSB is 488.3  $\mu$ V.

Note 10: Typical figures are at  $T_A = 25^{\circ}C$  and represent most likely parametric norms at the time of product characterization. The typical specifications are not guaranteed.

Note 11: Integral Non Linearity is defined as the deviation of the analog value, expressed in LSBs, from the straight line that passes through positive and negative full-scale.

Note 12: The input capacitance is the sum of the package/pin capacitance and the sample and hold circuit capacitance.

Note 13: Optimum performance will be obtained by keeping the reference input in the 0.9V to 1.1V range. The LM4051CIM3-ADJ (SOT-23 package) is recommended for external reference applications.

Note 14: This test parameter is guaranteed by design and characterization.

# **Specification Definitions**

**APERTURE DELAY** is the time after the falling edge of the clock to when the input signal is acquired or held for conversion.

**APERTURE JITTER (APERTURE UNCERTAINTY)** is the variation in aperture delay from sample to sample. Aperture jitter manifests itself as noise in the output.

**CLOCK DUTY CYCLE** is the ratio of the time during one cycle that a repetitive digital waveform is high to the total time of one period. The specification here refers to the ADC clock input signal.

**COMMON MODE VOLTAGE** ( $V_{CM}$ ) is the common DC voltage applied to both input terminals of the ADC.

**CONVERSION LATENCY** is the number of clock cycles between initiation of conversion and when that data is presented to the output driver stage. Data for any given sample is available at the output pins the Pipeline Delay plus the Output Delay after the sample is taken. New data is available at every clock cycle, but the data lags the conversion by the pipeline delay.

**DIFFERENTIAL NON-LINEARITY (DNL)** is the measure of the maximum deviation from the ideal step size of 1 LSB.

**EFFECTIVE NUMBER OF BITS (ENOB, or EFFECTIVE BITS)** is another method of specifying Signal-to-Noise and Distortion Ratio or SINAD. ENOB is defined as (SINAD - 1.76) / 6.02 and says that the converter is equivalent to a perfect ADC of this (ENOB) number of bits.

**FULL POWER BANDWIDTH** is a measure of the frequency at which the reconstructed output fundamental drops 3 dB below its low frequency value for a full scale input.

**GAIN ERROR** is the deviation from the ideal slope of the transfer function. It can be calculated as:

Gain Error = Positive Full Scale Error – Negative Full Scale Error

It can also be expressed as Positive Gain Error and Negative Gain Error, which are calculated as:

PGE = Positive Full Scale Error - Offset Error NGE = Offset Error - Negative Full Scale Error

**INTEGRAL NON LINEARITY (INL)** is a measure of the deviation of each individual code from a line drawn from negative full scale ( $\frac{1}{2}$  LSB below the first code transition) through positive full scale ( $\frac{1}{2}$  LSB above the last code transition). The deviation of any given code from this straight line is measured from the center of that code value.

**INTERMODULATION DISTORTION (IMD)** is the creation of additional spectral components as a result of two sinusoidal frequencies being applied to the ADC input at the same time. It is defined as the ratio of the power in the intermodulation products to the total power in the original frequencies. IMD is usually expressed in dBFS.

LSB (LEAST SIGNIFICANT BIT) is the bit that has the smallest value or weight of all bits. This value is  $V_{FS}$ /2<sup>n</sup>, where " $V_{FS}$ " is the full scale input voltage and "n" is the ADC resolution in bits.

**LVDS DIFFERENTIAL OUTPUT VOLTAGE (V<sub>OD</sub>)** is the absolute value of the differnece between  $V_{DX+}$  and  $V_{DX-}$  outputs; each measured with respect to Ground.

**LVDS OUTPUT OFFSET VOLTAGE (V**<sub>OS</sub>) is the midpoint between the DX+ and DX- pins' output voltages; i.e.,  $[V_{Dx+} + V_{DX}]/2$ .

**MISSING CODES** are those output codes that will never appear at the ADC outputs. The ADC12V170 is guaranteed not to have any missing codes.

**MSB (MOST SIGNIFICANT BIT)** is the bit that has the largest value or weight. Its value is one half of full scale.

**NEGATIVE FULL SCALE ERROR** is the difference between the actual first code transition and its ideal value of ½ LSB above negative full scale.

**OFFSET ERROR** is the difference between the two input voltages  $[(V_{IN}^+) - (V_{IN}^-)]$  required to cause a transition from code 2047 to 2048.

**OUTPUT DELAY** is the time delay after the falling edge of the clock before the data update is presented at the output pins.

PIPELINE DELAY (LATENCY) See CONVERSION LATEN-CY.

**POSITIVE FULL SCALE ERROR** is the difference between the actual last code transition and its ideal value of 1½ LSB below positive full scale.

**POWER SUPPLY REJECTION RATIO (PSRR)** is a measure of how well the ADC rejects a change in the power supply voltage. PSRR is the ratio of the Full-Scale output of the ADC with the supply at the minimum DC supply limit to the Full-Scale output of the ADC with the supply at the maximum DC supply limit, expressed in dB.

SIGNAL TO NOISE RATIO (SNR) is the ratio, expressed in dB, of the rms value of the input signal to the rms value of the sum of all other spectral components below one-half the sampling frequency, not including harmonics or DC.

SIGNAL TO NOISE PLUS DISTORTION (S/N+D or SINAD) Is the ratio, expressed in dB, of the rms value of the input signal to the rms value of all of the other spectral components below half the clock frequency, including harmonics but excluding d.c.

**SPURIOUS FREE DYNAMIC RANGE (SFDR)** is the difference, expressed in dB, between the rms values of the input signal and the peak spurious signal, where a spurious signal is any signal present in the output spectrum that is not present at the input.

**TOTAL HARMONIC DISTORTION (THD)** is the ratio, expressed in dB, of the rms total of the first nine harmonic levels at the output to the level of the fundamental at the output. THD is calculated as

THD = 20 x log 
$$\sqrt{\frac{f_2^2 + \ldots + f_{10}^2}{f_1^2}}$$

where  $f_1$  is the RMS power of the fundamental (output) frequency and  $f_2$  through  $f_{10}$  are the RMS power of the first 9 harmonic frequencies in the output spectrum.

SECOND HARMONIC DISTORTION (2ND HARM) is the difference expressed in dB, between the RMS power in the input frequency at the output and the power in its 2nd harmonic level at the output.

THIRD HARMONIC DISTORTION (3RD HARM) is the difference, expressed in dB, between the RMS power in the input frequency at the output and the power in its 3rd harmonic level at the output.



# ashTypical Performance Characteristics, DNL, INL

ADC12W170

# Unless otherwise specified, the following specifications apply: $V_{IN} = -1dBFS$ , AGND = DGND = DRGND = 0V, $V_A = V_D = +3.3V$ , $V_{DR} = +1.8V$ , Internal $V_{REF} = +1.0V$ , $f_{CLK} = 170$ MHz, $V_{CM} = V_{RM}$ , $C_L = 5$ pF/pin, Single-Ended Clock Mode, Offset Binary Format. Typical values are for $T_A = 25^{\circ}C$ . (Notes 7, 8, 9)





www.national.com

# ADC12V170

# Typical Performance Characteristics, Dynamic Performance

Unless otherwise specified, the following specifications apply:  $V_{IN} = -1$ dBFS, AGND = DGND = DRGND = 0V,  $V_A = V_D = +3.3V$ ,  $V_{DR} = +1.8V$ , Internal  $V_{REF} = +1.0V$ ,  $f_{CLK} = 170$  MHz,  $f_{IN} = 70$  MHz,  $V_{CM} = V_{RM}$ ,  $C_L = 5$  pF/pin, Single-Ended Clock Mode, Offset Binary Format. Typical values are for  $T_A = 25^{\circ}C$ .



# **Typical Performance Characteristics, Dynamic Performance**

Unless otherwise specified, the following specifications apply:  $V_{IN} = -1dBFS$ , AGND = DGND = DRGND = 0V,  $V_A = V_D = +3.3V$ ,  $V_{DR} = +1.8V$ , Internal  $V_{REF} = +1.0V$ ,  $f_{CLK} = 170$  MHz,  $f_{IN} = 70$  MHz,  $V_{CM} = V_{RM}$ ,  $C_L = 5$  pF/pin, Single-Ended Clock Mode, Offset Binary Format. Typical values are for  $T_A = 25^{\circ}C$ .





30016878

### **DISTORTION vs. Temperature**



30016882

ADC12W170

# ADC12V170

# Typical Performance Characteristics, Dynamic Performance

Unless otherwise specified, the following specifications apply:  $V_{IN} = -1dBFS$ , AGND = DGND = DRGND = 0V,  $V_A = V_D = +3.3V$ ,  $V_{DR} = +1.8V$ , Internal  $V_{REF} = +1.0V$ ,  $f_{CLK} = 170$  MHz,  $f_{IN} = 70$  MHz,  $V_{CM} = V_{RM}$ ,  $C_L = 5$  pF/pin, Single-Ended Clock Mode, Offset Binary Format. Typical values are for  $T_A = 25^{\circ}C$ .





## **Functional Description**

Operating on dual +3.3V and +1.8V supplies, the AD-C12V170 digitizes a differential analog input signal to 12 bits, using a differential pipelined architecture with error correction circuitry and an on-chip sample-and-hold circuit to ensure maximum performance.

The user has the choice of using an internal 1.0V stable reference, or using an external reference. The ADC12V170 will accept an external reference between 0.9V and 1.1V (1.0V recommended) which is buffered on-chip to ease the task of driving that pin. The +1.8V output driver supply reduces power consumption and decreases the noise at the output of the converter.

The quad state function pin CLK\_SEL/DF (pin 8) allows the user to choose between using a single-ended or a differential clock input and between offset binary or 2's complement output data format. The digital outputs are LVDS compatible signals that are clocked by a synchronous data ready output signal (DRDY pins 33, 34) at the same rate as the clock input. For the ADC12V170 the clock frequency can be between 5 MSPS and 170 MSPS (typical) with fully specified performance at 170 MSPS. The analog input is acquired at the falling edge of the clock and the digital data for a given sample is output on the falling edge of the DRDY signal and is delayed by the pipeline for 7.5 clock cycles. The odd data bits should be captured with the rising edge of DRDY and the even data bits should be captured with the falling edge of DRDY.

Power-down is selectable using the PD/Sleep pin (pin 7). A logic high on the PD/Sleep pin disables everything except the voltage reference circuitry and reduces the converter power consumption to 15 mW. When PD/Sleep is biased to  $V_A/2$  the the chip enters sleep mode. In sleep mode everything except the voltage reference circuitry and its accompanying on chip buffer is disabled; power consumption is reduced to 50 mW. The ADC12V170's wake-up time is quicker from sleep mode than from power down mode. For normal operation, the PD/Sleep pin should be connected to the analog ground (AGND). A duty cycle stabilizer maintains performance over a wide range of clock duty cycles.

# **Applications Information**

#### **1.0 OPERATING CONDITIONS**

We recommend that the following conditions be observed for operation of the ADC12V170:

$$\begin{split} 3.0V &\leq V_A \leq 3.6V \\ V_D &= V_A \\ V_{DR} &= 1.8V \\ 5 \text{ MHz} &\leq f_{\text{CLK}} \leq 170 \text{ MHz} \\ 1.0V \text{ internal reference} \\ 0.9V &\leq V_{\text{REF}} \leq 1.1V \text{ (for an external reference)} \\ V_{\text{CM}} &= 1.5V \text{ (from } V_{\text{RM}}) \\ \text{Single Ended Clock Mode} \end{split}$$

#### 2.0 ANALOG INPUTS

#### 2.1 Signal Inputs

#### 2.1.1 Differential Analog Input Pins

The ADC12V170 has one pair of analog signal input pins,  $V_{IN^+}$  and  $V_{IN^-}$ , which form a differential input pair. The input signal,  $V_{IN}$ , is defined as

$$V_{IN} = (V_{IN}+) - (V_{IN}-)$$

*Figure 2* shows the expected input signal range. Note that the common mode input voltage,  $V_{CM}$ , should be 1.5V. Using  $V_{RM}$  (pin 45) for  $V_{CM}$  will ensure the proper input common mode level for the analog input signal. The peaks of the individual input signals should each never exceed 2.6V. Each analog input pin of the differential pair should have a peak-to-peak voltage equal to the reference voltage,  $V_{REF}$ , be 180° out of phase with each other and be centered around  $V_{CM}$ . The peak-to-peak voltage swing at each analog input pin should not exceed the value of the reference voltage or the output data will be clipped.



30016814

#### FIGURE 2. Expected Input Signal Range

For single frequency sine waves the full scale error in LSB can be described as approximately

 $E_{FS} = 4096 (1 - sin (90^{\circ} + dev))$ 

Where dev is the angular difference in degrees between the two signals having a 180° relative phase relationship to each other (see *Figure 3*). For single frequency inputs, angular errors result in a reduction of the effective full scale input. For complex waveforms, however, angular errors will result in distortion.



30016816

#### FIGURE 3. Angular Errors Between the Two Input Signals Will Reduce the Output Level or Cause Distortion

It is recommended to drive the analog inputs with a source impedance less than  $100\Omega$ . Matching the source impedance for the differential inputs will improve even ordered harmonic performance (particularly second harmonic).

*Table 1* indicates the input to output relationship of the ADC12V170.

www.DataSheet4U.com

#### **TABLE 1. Input to Output Relationship**

|   | V <sub>IN⁺</sub>     | V <sub>IN</sub> -    | Binary Output  | 2's Complement Output |                     |
|---|----------------------|----------------------|----------------|-----------------------|---------------------|
|   | $V_{CM} - V_{REF}/2$ | $V_{CM} + V_{REF}/2$ | 0000 0000 0000 | 1000 0000 0000        | Negative Full-Scale |
|   | $V_{CM} - V_{REF}/4$ | $V_{CM} + V_{REF}/4$ | 0100 0000 0000 | 1100 0000 0000        |                     |
|   | V <sub>CM</sub>      | V <sub>CM</sub>      | 1000 0000 0000 | 0000 0000 0000        | Mid-Scale           |
| Γ | $V_{CM} + V_{REF}/4$ | $V_{CM} - V_{REF}/4$ | 1100 0000 0000 | 0100 0000 0000        |                     |
|   | $V_{CM} + V_{REF}/2$ | $V_{CM} - V_{REF}/2$ | 1111 1111 1111 | 0111 1111 1111        | Positive Full-Scale |

#### 2.1.2 Driving the Analog Inputs

The V<sub>IN</sub>+ and the V<sub>IN</sub>- inputs of the ADC12V170 have an internal sample-and-hold circuit which consists of an analog switch followed by a switched-capacitor amplifier. The analog inputs are connected to the sampling capacitors through NMOS switches, and each analog input has parasitic capacitances associated with it.

When the clock is high, the converter is in the sample phase. The analog inputs are connected to the sampling capacitor through the NMOS switches, which causes the capacitance at the analog input pins to appear as the pin capacitance plus the internal sample and hold circuit capacitance (approximately 9 pF). While the clock level remains high, the sampling capacitor will track the changing analog input voltage. When the clock transitions from high to low, the converter enters the hold phase, during which the analog inputs are disconnected from the sampling capacitor. The last voltage that appeared at the analog input before the clock transition will be held on the sampling capacitor and will be sent to the ADC core. The capacitance seen at the analog input during the hold phase appears as the sum of the pin capacitance and the parasitic capacitances associated with the sample and hold circuit of each analog input (approximately 6 pF). Once the clock signal transitions from low to high, the analog inputs will be reconnected to the sampling capacitor to capture the next sample. Usually, there will be a difference between the held voltage on the sampling capacitor and the new voltage at the analog input. This will cause a charging glitch that is proportional to the voltage difference between the two samples to appear at the analog input pin. The input circuitry must be fast enough to allow the sampling capacitor to settle before the clock signal goes low again, as incomplete settling can degrade the SFDR performance.

A single-ended to differential conversion circuit is shown in *Figure 4*. A transformer is preferred for high frequency input signals. Terminating the transformer on the secondary side provides two advantages. First, it presents a real broadband impedance to the ADC inputs and second, it provides a common path for the charging glitches from each side of the differential sample-and-hold circuit.

One short-coming of using a transformer to achieve the single-ended to differential conversion is that most RF transformers have poor low frequency performance. A differential amplifier can be used to drive the analog inputs for low frequency applications. The amplifier must be fast enough to settle from the charging glitches on the analog input resulting from the sample-and-hold operation before the clock goes high and the sample is passed to the ADC core.

The SFDR performance of the converter depends on the external signal conditioning circuity used, as this affects how quickly the sample-and-hold charging glitch will settle. An external resistor and capacitor network as shown in *Figure 4* should be used to isolate the charging glitches at the ADC input from the external driving circuit and to filter the wideband noise at the converter input. These components should be placed close to the ADC inputs because the analog input of the ADC is the most sensitive part of the system, and this is the last opportunity to filter that input. For Nyquist applications the RC pole should be at the ADC sample rate. The ADC input capacitance in the sample mode should be considered when setting the RC pole. For wideband undersampling applications, the RC pole should be set at about 1.5 to 2 times the maximum input frequency to maintain a linear delay response.

#### 2.1.3 Input Common Mode Voltage

The input common mode voltage,  $V_{CM}$ , should be in the range of 1.4V to 1.6V and be a value such that the peak excursions of the analog signal do not go more negative than ground or more positive than 2.6V. It is recommended to use  $V_{RM}$  (pin 45) as the input common mode voltage.

#### 2.2 Reference Pins

The ADC12V170 is designed to operate with an internal 1.0V reference, or an external 1.0V reference, but performs well with external reference voltages in the range of 0.9V to 1.1V. The internal 1.0 Volt reference is the default condition when no external reference input is applied to the  $V_{REF}$  pin. If a voltage in the range of 0.9V to 1.1V is applied to the  $V_{REF}$  pin, then that voltage is used for the reference. The  $V_{REF}$  pin should always be bypassed to ground with a 0.1 µF capacitor close to the reference input pin. Lower reference voltages will decrease the signal-to-noise ratio (SNR) of the ADC12V170. Increasing the reference voltage (and the input signal swing) beyond 1.1V may degrade THD for a full-scale input, especially at higher input frequencies.

It is important that all grounds associated with the reference voltage and the analog input signal make connection to the ground plane at a single, quiet point to minimize the effects of noise currents in the ground path.

The Reference Bypass Pins (V<sub>RP</sub>, V<sub>RM</sub>, and V<sub>RN</sub>) are made available for bypass purposes. All these pins should each be bypassed to ground with a 0.1  $\mu$ F capacitor. A 0.1  $\mu$ F and a 10  $\mu$ F capacitor should be placed between the V<sub>RP</sub> and V<sub>RN</sub> pins, as shown in *Figure 4*. This configuration is necessary to avoid reference oscillation, which could result in reduced SF-DR and/or SNR. V<sub>RM</sub> may be loaded to 1mA for use as a temperature stable 1.5V reference. The remaining pins should not be loaded.

Smaller capacitor values than those specified will allow faster recovery from the power down and sleep modes, but may result in degraded noise performance. Loading any of these pins, other than  $V_{\text{RM}}$ , may result in performance degradation. The nominal voltages for the reference bypass pins are as follows:

$$V_{RM} = 1.5 V$$
  
 $V_{RP} = V_{RM} + V_{REF} / 2$   
 $V_{RN} = V_{BM} - V_{REF} / 2$ 

### 2.3 Control Inputs

#### 2.3.1 Power-Down & Sleep (PD/Sleep)

The power-down and sleep modes can be enabled through this three-state input pin. *Table 2* shows how to utilize these options.

| TABLE 2. Po | ower Down/Slee | Selection Table |
|-------------|----------------|-----------------|
|-------------|----------------|-----------------|

| PD Input Voltage  | Power State |  |
|-------------------|-------------|--|
| V <sub>A</sub>    | Power-down  |  |
| V <sub>A</sub> /2 | Sleep       |  |
| AGND              | On          |  |

The power-down and sleep modes allows the user to conserve power when the converter is not being used. In the power-down state all bias currents of the analog circuitry, excluding the reference are shut down which reduces the power consumption to 15 mW. In sleep mode some additional buffer circuitry is left on to allow an even faster wake time; power consumption in the sleep mode is 50 mW. In both of these modes the output data pins are undefined and the data in the pipeline is corrupted.

The Exit Cycle time for both the sleep and power-down mode is determined by the value of the capacitors on the V<sub>RP</sub>, V<sub>RM</sub> and V<sub>RN</sub> reference bypass pins (pins 43, 44 and 45). These capacitors lose their charge when the ADC is not operating and must be recharged by on-chip circuitry before conversions can be accurate. For power-down mode the Exit Cycle time is about 3 ms with the recommended component values. The Exit Cycle time is faster for sleep mode. Smaller capacitor values allow slightly faster recovery from the power down and sleep mode, but can result in reduced performance.

#### 2.3.2 Clock Mode Select/Data Format (CLK\_SEL/DF)

Single-ended versus differential clock mode and output data format are selectable using this quad-state function pin. *Table 3* shows how to select between the clock modes and the output data formats.

| TABLE 3. Clock Mode and Data Fo | ormat Selection Table |
|---------------------------------|-----------------------|
|---------------------------------|-----------------------|

|    | K_SEL/DF<br>ut Voltage | Clock Mode                | Output Data<br>Format |
|----|------------------------|---------------------------|-----------------------|
|    | V <sub>A</sub>         | Differential              | 2's Complement        |
| (2 | 2/3) * V <sub>A</sub>  | Differential              | Offset Binary         |
| (  | 1/3) * V <sub>A</sub>  | Single-Ended 2's Compleme |                       |
|    | AGND                   | Single-Ended              | Offset Binary         |

#### **3.0 CLOCK INPUTS**

The CLK+ and CLK- signals control the timing of the sampling process. The CLK\_SEL/DF pin (pin 8) allows the user to con-

figure the ADC for either differential or single-ended clock mode (see Section 2.3.2). In differential clock mode, the two clock signals should be exactly 180° out of phase from each other and of the same amplitude. In the single-ended clock mode, the clock signal should be routed to the CLK+ input and the CLK- input should be tied to AGND in combination with the correct setting from *Table 3*.

To achieve the optimum noise performance, the clock inputs should be driven with a stable, low jitter clock signal in the range indicated in the Electrical Table. The clock input signal should also have a short transition region. This can be achieved by passing a low-jitter sinusoidal clock source through a high speed buffer gate. This configuration is shown in *Figure 4*. The trace carrying the clock signal should be as short as possible and should not cross any other signal line, analog or digital, not even at 90°. *Figure 4* shows the recommended clock input circuit.

The clock signal also drives an internal state machine. If the clock is interrupted, or its frequency is too low, the charge on the internal capacitors can dissipate to the point where the accuracy of the output data will degrade. This is what limits the minimum sample rate.

The clock line should be terminated at its source in the characteristic impedance of that line. Take care to maintain a constant clock line impedance throughout the length of the line. Refer to Application Note AN-905 for information on setting characteristic impedance.

It is highly desirable that the the source driving the ADC clock pins only drive that pin. However, if that source is used to drive other devices, then each driven pin should be AC terminated with a series RC to ground, such that the resistor value is equal to the characteristic impedance of the clock line and the capacitor value is

$$C \geq \frac{4 \times t_{PD} \times L}{Z_{o}}$$

where  $t_{PD}$  is the signal propagation rate down the clock line, "L" is the line length and  $Z_0$  is the characteristic impedance of the clock line. This termination should be as close as possible to the ADC clock pin but beyond it as seen from the clock source. Typical  $t_{PD}$  is about 150 ps/inch (60 ps/cm) on FR-4 board material. The units of "L" and  $t_{PD}$  should be the same (inches or centimeters).

The duty cycle of the clock signal can affect the performance of the A/D Converter. Because achieving a precise duty cycle is difficult, the ADC12V170 has a Duty Cycle Stabilizer. It is designed to maintain performance over a clock duty cycle range of 30% to 70%.

#### 4.0 DIGITAL OUTPUTS

<sup>w</sup>Digital olipits consist of the LVDS signals D0-D11, DL, DRDY and OVR.

The ADC12V170 has 16 LVDS compatible data output pins: 12 data output bits corresponding to the converted input value, 2 output pins that are always set to LVDS low, a data ready (DRDY) signal that should be used to capture the output data and an over-range indicator (OVR) which is set high when the sample amplitude exceeds the 12-Bit conversion range. Valid data is present at these outputs while the PD/Sleep pin is low.

The odd data bits should be captured with the falling edge of DRDY and the even data bits should be captured with the rising edge of DRDY.

Be very careful when driving a high capacitance bus. The more capacitance the output drivers must charge for each conversion, the more instantaneous digital current flows through  $V_{\rm DR}$  and DRGND. These large charging current spikes can cause on-chip ground noise and couple into the analog circuitry, degrading dynamic performance. Adequate bypassing, limiting output capacitance and careful attention to the ground plane will reduce this problem. Additionally, bus capacitance beyond the specified 5 pF/pin will cause  $t_{\rm OD}$  to increase, reducing the setup and hold time of the ADC output data. The result could be an apparent reduction in dynamic performance.

To minimize noise due to output switching, the load currents at the digital outputs should be minimized. This can be achieved by keeping the PCB traces less than 2 inches long; longer traces are more susceptible to noise. Try to place the 100 ohm termination resistor as close to the receiving circuit as possible. See *Figure 4*.



#### 5.0 POWER SUPPLY CONSIDERATIONS

WThe power supply pins should be bypassed with a 0.1  $\mu$ F capacitor and with a 0.01  $\mu$ F ceramic chip capacitor close to each power pin. Leadless chip capacitors are preferred because they have low series inductance.

As is the case with all high-speed converters, the ADC12V170 is sensitive to power supply noise. Accordingly, the noise on the analog supply pin should be kept below 100 mV<sub>P-P</sub>.

No pin should ever have a voltage on it that is in excess of the supply voltages, not even on a transient basis. Be especially careful of this during power turn on and turn off.

The V<sub>DR</sub> pin provides power for the output drivers and may be operated from a supply in the range of 1.6V to 2.0V. This enables lower power operation, reduces the noise coupling effects from the digital outputs to the analog circuitry and simplifies interfacing to lower voltage devices and systems. Note, however, that  $t_{OD}$  increases with reduced V<sub>DR</sub>.

#### 6.0 LAYOUT AND GROUNDING

Proper grounding and proper routing of all signals are essential to ensure accurate conversion. Maintaining separate analog and digital areas of the board, with the ADC12V170 between these areas, is required to achieve specified performance.

The ground return for the data outputs (DRGND) carries the ground current for the output drivers. The output current can exhibit high transients that could add noise to the conversion process. To prevent this from happening, the DRGND pins should NOT be connected to system ground in close proximity to any of the ADC12V170's other ground pins.

Capacitive coupling between the typically noisy digital circuitry and the sensitive analog circuitry can lead to poor performance. The solution is to keep the analog circuitry separated from the digital circuitry, and to keep the clock line as short as possible.

Since digital switching transients are composed largely of high frequency components, total ground plane copper weight will have little effect upon the logic-generated noise. This is because of the skin effect. Total surface area is more important than is total ground plane area.

Generally, analog and digital lines should cross each other at 90° to avoid crosstalk. To maximize accuracy in high speed, high resolution systems, however, avoid crossing analog and digital lines altogether. It is important to keep clock lines as short as possible and isolated from ALL other lines, including other digital lines. Even the generally accepted 90° crossing should be avoided with the clock line as even a little coupling can cause problems at high frequencies. This is because other lines can introduce jitter into the clock line, which can lead to degradation of SNR. Also, the high speed clock can introduce noise into the analog chain.

Best performance at high frequencies and at high resolution is obtained with a straight signal path. That is, the signal path through all components should form a straight line wherever possible.

Be especially careful with the layout of inductors and transformers. Mutual inductance can change the characteristics of the circuit in which they are used. Inductors and transformers should *not* be placed side by side, even with just a small part of their bodies beside each other. For instance, place transformers for the analog input and the clock input at  $90^{\circ}$  to one another to avoid magnetic coupling.

The analog input should be isolated from noisy signal traces to avoid coupling of spurious signals into the input. Any external component (e.g., a filter capacitor) connected between the converter's input pins and ground or to the reference input pin and ground should be connected to a very clean point in the ground plane.

All analog circuitry (input amplifiers, filters, reference components, etc.) should be placed in the analog area of the board. All digital circuitry and dynamic I/O lines should be placed in the digital area of the board. The ADC12V170 should be between these two areas. Furthermore, all components in the reference circuitry and the input signal chain that are connected to ground should be connected together with short traces and enter the ground plane at a single, quiet point. All ground connections should have a low inductance path to ground.

#### 7.0 DYNAMIC PERFORMANCE

To achieve the best dynamic performance, the clock source driving the CLK input must have a sharp transition region and be free of jitter. Isolate the ADC clock from any digital circuitry with buffers, as with the clock tree shown in *Figure 5*. The gates used in the clock tree must be capable of operating at frequencies much higher than those used if added jitter is to be prevented. Best performance will be obtained with a single-ended drive input drive, compared with a differential clock. As mentioned in Section 6.0, it is good practice to keep the ADC clock line as short as possible and to keep it well away from any other signals. Other signals can introduce jitter into the clock signal, which can lead to reduced SNR performance, and the clock can introduce noise into other lines. Even lines with 90° crossings have capacitive coupling, so try to avoid even these 90° crossings of the clock line.



30016817

FIGURE 5. Isolating the ADC Clock from other Circuitry with a Clock Tree



www.DataSheet4U.com

# Notes

ADC12V170

# Notes

For more National Semiconductor product information and proven design tools, visit the following Web sites at:

| Products                       |                              | Design Support          |                                |  |
|--------------------------------|------------------------------|-------------------------|--------------------------------|--|
| Amplifiers                     | www.national.com/amplifiers  | WEBENCH® Tools          | www.national.com/webench       |  |
| Audio                          | www.national.com/audio       | App Notes               | www.national.com/appnotes      |  |
| Clock and Timing               | www.national.com/timing      | Reference Designs       | www.national.com/refdesigns    |  |
| Data Converters                | www.national.com/adc         | Samples                 | www.national.com/samples       |  |
| Interface                      | www.national.com/interface   | Eval Boards             | www.national.com/evalboards    |  |
| LVDS                           | www.national.com/lvds        | Packaging               | www.national.com/packaging     |  |
| Power Management               | www.national.com/power       | Green Compliance        | www.national.com/quality/green |  |
| Switching Regulators           | www.national.com/switchers   | Distributors            | www.national.com/contacts      |  |
| LDOs                           | www.national.com/ldo         | Quality and Reliability | www.national.com/quality       |  |
| LED Lighting                   | www.national.com/led         | Feedback/Support        | www.national.com/feedback      |  |
| Voltage Reference              | www.national.com/vref        | Design Made Easy        | www.national.com/easy          |  |
| PowerWise® Solutions           | www.national.com/powerwise   | Solutions               | www.national.com/solutions     |  |
| Serial Digital Interface (SDI) | www.national.com/sdi         | Mil/Aero                | www.national.com/milaero       |  |
| Temperature Sensors            | www.national.com/tempsensors | SolarMagic™             | www.national.com/solarmagic    |  |
| Wireless (PLL/VCO)             | www.national.com/wireless    | Analog University®      | www.national.com/AU            |  |

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

#### Copyright© 2009 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Technical Support Center Email: support@nsc.com Tel: 1-800-272-9959

National Semiconductor Europe Technical Support Center Email: europe.support@nsc.com National Semiconductor Asia Pacific Technical Support Center Email: ap.support@nsc.com National Semiconductor Japan Technical Support Center Email: jpn.feedback@nsc.com

GHz

DC12V170 12-Bit. 170 MSPS. 1.1