



## Low clamping, low capacitance bidirectional single line ESD protection



0201 package



#### Product status link

ESDZV18-1BF4

#### **Features**

- · Low clamping voltage
- · Bidirectional device
- Low leakage current < 100 nA</li>
- 0201 package
- ECOPACK2 compliant component
- Exceeds IEC 61000-4-2 level 4 standard:
  - ±30 kV (air discharge)
  - ±30 kV (contact discharge)

#### **Applications**

Where transient over voltage protection in ESD sensitive equipment is required, such as:

- Smartphones, mobile phones and accessories
- · Tablets and notebooks
- · Portable multimedia devices and accessories
- Wearable, home automation, healthcare
- · Highly integrated systems

### **Description**

The ESDZV18-1BF4 is a bidirectional single line TVS diode designed to protect the data line or other I/O ports against ESD transients.

The device is ideal for applications where both reduced line capacitance and board space saving are required.



### 1 Characteristics

Table 1. Absolute ratings (T<sub>amb</sub> = 25 °C)

| Symbol              |                                                    | Value                           | Unit        |     |  |
|---------------------|----------------------------------------------------|---------------------------------|-------------|-----|--|
| V <sub>PP</sub> Pea | Peak pulse voltage                                 | IEC 61000-4-2 contact discharge | 30          | kV  |  |
|                     |                                                    | IEC 61000-4-2 air discharge     | 30          | K.V |  |
| P <sub>PP</sub>     | Peak pulse power dissipation (8/20 µs)             |                                 | 140         | W   |  |
| I <sub>PP</sub>     | Peak pulse current (8/20 µs)                       |                                 | 6           | Α   |  |
| Tj                  | Operating junction temperature range               |                                 | -55 to +150 | °C  |  |
| T <sub>stg</sub>    | Storage temperature range                          |                                 | -65 to +150 | °C  |  |
| TL                  | Maximum lead temperature for soldering during 10 s |                                 | 260         | °C  |  |

Figure 1. Electrical characteristics (definitions)

 $\begin{array}{lll} \text{Symbol} & \text{Parameter} \\ V_{\text{Trig}} & = & \text{Trigger voltage} \\ V_{\text{CL}} & = & \text{Clamping voltage} \\ I_{\text{RM}} & = & \text{Leakage current } \textcircled{Q} V_{\text{RM}} \\ V_{\text{RM}} & = & \text{Stand-off voltage} \\ I_{\text{PP}} & = & \text{Peak pulse current} \\ R_{\text{D}} & = & \text{Dynamic resistance} \\ V_{\text{H}} & = & \text{Holding voltage} \\ \end{array}$ 

 $C_{LINE}$  = Input capacitance per line



Table 2. Electrical characteristics (T<sub>amb</sub> = 25 °C)

| Symbol            | Test condition                                                          | Min. | Тур. | Max. | Unit |
|-------------------|-------------------------------------------------------------------------|------|------|------|------|
| V <sub>Trig</sub> | Higher voltage than V <sub>Trig</sub> guarantees the protection turn-on | 18   |      | 24   | V    |
| V <sub>H</sub>    | Lower voltage than V <sub>H</sub> guarantees the protection turn-off    | 16   | 17.3 |      | V    |
| I <sub>RM</sub>   | V <sub>RM</sub> = 16 V <sup>(1)</sup>                                   |      |      | 100  | nA   |
| V <sub>CL</sub>   | 8 kV contact discharge after 30 ns, IEC 61000-4-2                       |      | 21.5 |      | V    |
| V <sub>CL</sub>   | 8/20 μs waveform, I <sub>PP</sub> = 1 A                                 |      | 18   |      | V    |
| C <sub>LINE</sub> | F = 1 MHz, V <sub>LINE</sub> = 0 V, V <sub>OSC</sub> = 30 mV            |      | 3    | 4    | pF   |
| R <sub>D</sub>    | Pulse duration 100 ns                                                   |      | 0.2  |      | Ω    |

Application note: when used to protect a line connected to a DC source, the DC voltage must be lower than the minimum V<sub>H</sub>
to enable the diode to return to its non-conducting state after the transient.

DS12250 - Rev 2 page 2/10



### 1.1 Characteristics (curves)







DS12250 - Rev 2 page 3/10



# Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

## 2.1 0201 WLCSP package information



Figure 8. 0201 WLCSP package outline

Table 3. 0201 WLCSP package mechanical data

|      | Dimensions  |        |        |  |  |
|------|-------------|--------|--------|--|--|
| Ref. | Millimeters |        |        |  |  |
|      | Min.        | Тур.   | Max.   |  |  |
| Α    | 0.270       | 0.300  | 0.330  |  |  |
| b    | 0.1675      | 0.1875 | 0.2075 |  |  |
| D    | 0.560       | 0.580  | 0.600  |  |  |
| D1   |             | 0.3375 |        |  |  |
| E    | 0.260       | 0.280  | 0.300  |  |  |
| E1   | 0.205       | 0.225  | 0.245  |  |  |
| fD   | 0.0175      | 0.0275 | 0.0375 |  |  |
| fE   | 0.0175      | 0.0275 | 0.070  |  |  |

DS12250 - Rev 2 page 4/10





Figure 9. Tape and reel specification (in mm)

DS12250 - Rev 2 page 5/10



# 3 Recommendation on PCB assembly

#### 3.1 Footprint

- 1. Footprint in mm
  - a. SMD footprint design is recommended.

Figure 10. Footprint in mm



### 3.2 Stencil opening design

- 1. Reference design
  - a. Stencil opening thickness: 75 µm / 3 mils

Figure 11. Recommended stencil window position in mm



#### 3.3 Solder paste

- 1. Halide-free flux qualification ROL0 according to ANSI/J-STD-004.
- 2. "No clean" solder paste is recommended.
- 3. Offers a high tack force to resist component movement during high speed.
- 4. Use solder paste with fine particles: powder particle size 20-38 μm.

DS12250 - Rev 2 page 6/10



#### 3.4 Placement

- 1. Manual positioning is not recommended.
- 2. It is recommended to use the lead recognition capabilities of the placement system, not the outline centering
- 3. Standard tolerance of ±0.05 mm is recommended.
- 4. 1.0 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
- 5. To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
- For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

#### 3.5 PCB design preference

- 1. To control the solder paste amount, the closed via is recommended instead of open vias.
- 2. The position of tracks and open vias in the solder area should be well balanced. A symmetrical layout is recommended, to avoid any tilt phenomena caused by asymmetrical solder paste due to solder flow away.

#### 3.6 Reflow profile

Figure 12. ST ECOPACK recommended soldering reflow profile for PCB mounting



Note: Minimize air convection currents in the reflow oven to avoid component movement. Maximum soldering profile corresponds to the latest IPC/JEDEC J-STD-020.

DS12250 - Rev 2 page 7/10



# 4 Ordering information

Figure 13. Ordering information scheme



**Table 4. Ordering information** 

| Order code   | Marking                | Package | Weight   | Base qty. | Delivery mode |
|--------------|------------------------|---------|----------|-----------|---------------|
| ESDZV18-1BF4 | 1 <sup>(1)</sup> + bar | 0201    | 0.116 mg | 15000     | Tape and reel |

1. Only the marking letter 1 can be rotated by multiples of 90° to differentiate the assembly location

DS12250 - Rev 2 page 8/10



# **Revision history**

**Table 5. Document revision history** 

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 15-Nov-2017 | 1        | First issue.     |
| 19-Feb-2021 | 2        | Updated Table 4. |

DS12250 - Rev 2 page 9/10



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2021 STMicroelectronics - All rights reserved

DS12250 - Rev 2 page 10/10